









CD4013B

SCHS023E - NOVEMBER 1998 - REVISED SEPTEMBER 2016

# CD4013B CMOS Dual D-Type Flip-Flop

#### 1 Features

- Asynchronous Set-Reset Capability
- Static Flip-Flop Operation
- Medium-Speed Operation: 16 MHz (Typical) Clock Toggle Rate at 10-V Supply
- Standardized Symmetrical Output Characteristics
- Maximum Input Current Of 1-µA at 18 V Over Full Package Temperature Range:
  - 100 nA at 18 V and 25°C
- Noise Margin (Over Full Package Temperature Range):
  - 1 V at  $V_{DD} = 5 \text{ V}$
  - 2 V at  $V_{DD} = 10 \text{ V}$
  - 2.5 V at  $V_{DD} = 15 \text{ V}$

## 2 Applications

- Power Delivery
- Grid Infrastructure
- Medical, Healthcare, and Fitness
- · Body Electronics and Lighting
- Building Automation
- Telecom Infrastructure
- Test and Measurement

## 3 Description

The CD4013B device consists of two identical, independent data-type flip-flops. Each flip-flop has independent data, set, reset, and clock inputs and Q and  $\overline{Q}$  outputs. These devices can be used for shift register applications, and, by connecting  $\overline{Q}$  output to the data input, for counter and toggle applications. The logic level present at the D input is transferred to the Q output during the positive-going transition of the clock pulse. Setting or resetting is independent of the clock and is accomplished by a high level on the set or reset line, respectively.

The CD4013B types are supplied in 14-pin dual-inline plastic packages (E suffix), 14-pin small-outline packages (M, MT, M96, and NSR suffixes), and 14-pin thin shrink small-outline packages (PW and PWR suffixes).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |  |  |  |
|-------------|------------|--------------------|--|--|--|--|--|
| CD4013BE    | PDIP (14)  | 19.30 mm x 6.35 mm |  |  |  |  |  |
| CD4013BF    | CDIP (14)  | 19.50 mm x 6.92 mm |  |  |  |  |  |
| CD4013BM    | SOIC (14)  | 8.65 mm x 3.90 mm  |  |  |  |  |  |
| CD4013BNS   | SO (14)    | 10.20 mm x 5.30 mm |  |  |  |  |  |
| CD4013BPW   | TSSOP (14) | 5.00 mm x 4.40 mm  |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Logic Diagram



Copyright © 2016, Texas Instruments Incorporated



## **Table of Contents**

| 1 | Features 1                              | 7.4 Device Functional Modes                       | 10      |
|---|-----------------------------------------|---------------------------------------------------|---------|
| 2 | Applications 1                          | 8 Application and Implementation                  | 11      |
| 3 | Description 1                           | 8.1 Application Information                       | 11      |
| 4 | Revision History2                       | 8.2 Typical Application                           | 11      |
| 5 | Pin Configuration and Functions         | 9 Power Supply Recommendations                    | 12      |
| 6 | Specifications4                         | 10 Layout                                         | 12      |
| • | 6.1 Absolute Maximum Ratings 4          | 10.1 Layout Guidelines                            | 12      |
|   | 6.2 ESD Ratings                         | 10.2 Layout Example                               | 12      |
|   | 6.3 Recommended Operating Conditions 4  | 11 Device and Documentation Support               | 14      |
|   | 6.4 Thermal Information5                | 11.1 Documentation Support                        | 14      |
|   | 6.5 Electrical Characteristics: Static  | 11.2 Receiving Notification of Documentation Upda | ates 14 |
|   | 6.6 Electrical Characteristics: Dynamic | 11.3 Community Resources                          | 14      |
|   | 6.7 Typical Characteristics 8           | 11.4 Trademarks                                   | 14      |
| 7 | Detailed Description 10                 | 11.5 Electrostatic Discharge Caution              | 14      |
|   | 7.1 Overview                            | 11.6 Glossary                                     | 14      |
|   | 7.2 Functional Block Diagram 10         | 12 Mechanical, Packaging, and Orderable           |         |
|   | 7.3 Feature Description 10              | Information                                       | 14      |
|   |                                         |                                                   |         |

# 4 Revision History

| Changes from Revision D (March 2005) to Revision | ion E |
|--------------------------------------------------|-------|

Page

1

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |
|---|---------------------------------------------------------------------------------------------------------------|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |
|   | Mechanical, Packaging, and Orderable Information section                                                      |
|   |                                                                                                               |



# 5 Pin Configuration and Functions

D, J, N, NS, PW Package 14-Pin SOIC, CDIP, PDIP, SO, TSSOP Top View



## **Pin Functions**

|     | PIN I/O         |     | DESCRIPTION               |  |  |
|-----|-----------------|-----|---------------------------|--|--|
| NO. | NAME            | 1/0 | DESCRIPTION               |  |  |
| 1   | Q1              | 0   | Channel 1 output          |  |  |
| 2   | Q1              | 0   | Inverted channel 1 output |  |  |
| 3   | CLOCK1          | I   | hannel 1 clock input      |  |  |
| 4   | RESET1          | I   | Channel 1 reset           |  |  |
| 5   | D1              | I   | Channel 1 data input      |  |  |
| 6   | SET1            | I   | Channel 1 set             |  |  |
| 7   | V <sub>SS</sub> | _   | Ground                    |  |  |
| 8   | SET2            | I   | Channel 2 set             |  |  |
| 9   | D2              | I   | Channel 2 data input      |  |  |
| 10  | RESET2          | I   | Channel 2 reset           |  |  |
| 11  | CLOCK2          | I   | Channel 2 clock input     |  |  |
| 12  | Q2              | 0   | Inverted channel 2 output |  |  |
| 13  | Q2              | 0   | Channel 2 output          |  |  |
| 14  | $V_{DD}$        | _   | Power supply              |  |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                   |                                     | MIN  | MAX                   | UNIT |  |
|---------------------------------------------------|-------------------------------------|------|-----------------------|------|--|
| DC supply voltage, V <sub>DD</sub> <sup>(2)</sup> |                                     | -0.5 | 20                    | V    |  |
| Input voltage, all inputs                         |                                     | -0.5 | $V_{DD} + 0.5$        | V    |  |
| DC input current, any one input                   |                                     |      | 10                    | mA   |  |
| Device discipation D                              | $T_A = -55$ °C to 100°C             |      | V <sub>DD</sub> + 0.5 | 144  |  |
| Power dissipation, P <sub>D</sub>                 | $T_A = 100$ °C to $125$ °C $^{(3)}$ |      | 200                   | mW   |  |
| Device dissipation per output transistor          |                                     |      | 100                   | mW   |  |
| Operating temperature, T <sub>A</sub>             |                                     | -55  | 125                   | °C   |  |
| Storage temperature, T <sub>stg</sub>             |                                     | -65  | 150                   | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| \/                 | Floatroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                       |                                  |                      | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------|----------------------------------|----------------------|-----|-----|-----|------|
|                                                       | Supply voltage                   |                      | 3   |     | 18  | ٧    |
|                                                       |                                  | $V_{DD} = 5$         | 40  |     |     |      |
| ts                                                    | Data setup time                  | $V_{DD} = 10$        | 20  |     |     | ns   |
|                                                       |                                  | V <sub>DD</sub> = 15 | 15  |     |     |      |
|                                                       |                                  | $V_{DD} = 5$         | 140 |     |     |      |
| t <sub>W</sub>                                        | t <sub>W</sub> Clock pulse width | V <sub>DD</sub> = 10 | 60  |     |     | ns   |
|                                                       |                                  | $V_{DD} = 15$        | 40  |     |     |      |
|                                                       |                                  | $V_{DD} = 5$         | 3.5 | 7   |     |      |
| $f_{CL}$                                              | Clock input frequency            | V <sub>DD</sub> = 10 | 8   | 16  |     | MHz  |
|                                                       |                                  | V <sub>DD</sub> = 15 | 12  | 24  |     |      |
| (1)                                                   |                                  | $V_{DD} = 5$         |     |     | 15  |      |
| t <sub>r</sub> CL <sup>(1)</sup><br>t <sub>f</sub> CL | Clock rise or fall time          | V <sub>DD</sub> = 10 |     |     | 10  | μs   |
| 402                                                   |                                  | V <sub>DD</sub> = 15 |     |     | 5   |      |
|                                                       |                                  | $V_{DD} = 5$         | 180 |     |     | ns   |
| t <sub>W</sub>                                        | Set or reset pulse width         | V <sub>DD</sub> = 10 | 80  |     |     |      |
|                                                       |                                  | V <sub>DD</sub> = 15 | 50  | ·   |     |      |

<sup>(1)</sup> If more than one unit is cascaded in a parallel clocked operation, t<sub>r</sub>CL must be made less than or equal to the sum of the fixed propagation delay time at 15 pF and the transistion time of the output driving stage for the estimated capacitive load.

<sup>(2)</sup> Voltages reference to V<sub>SS</sub> terminal

<sup>(3)</sup> Derate linearity at 12 mW/°C

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                              | CD4013B  |          |         |            |      |  |
|----------------------|----------------------------------------------|----------|----------|---------|------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | N (PDIP) | D (SOIC) | NS (SO) | PW (TSSOP) | UNIT |  |
|                      |                                              | 14 PINS  | 14 PINS  | 14 PINS | 14 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 47.1     | 92.5     | 89.3    | 121        | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 34.5     | 54       | 47.1    | 49.6       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 27.1     | 46.8     | 48      | 62.7       | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 19.4     | 19       | 17      | 5.9        | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 27       | 46.5     | 47.7    | 62.1       | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics: Static

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                | TEST CO                                         | NDITIONS               | MIN | TYP                  | MAX | UNIT |
|-------------------|--------------------------|-------------------------------------------------|------------------------|-----|----------------------|-----|------|
|                   |                          | T <sub>A</sub> = -55°C                          |                        |     | 1                    |     |      |
|                   |                          |                                                 | $T_A = -40^{\circ}C$   | C   |                      | 1   |      |
|                   |                          | $V_{IN} = 0 \text{ or } 5, V_{DD} = 5$          | $T_A = 25^{\circ}C$    |     | 0.02<br>0.02<br>0.02 | 1   |      |
|                   |                          |                                                 | $T_A = 85^{\circ}C$    |     |                      | 30  |      |
|                   |                          | T <sub>A</sub> = 125°C                          |                        |     | 30                   |     |      |
|                   |                          |                                                 | $T_A = -55$ °C         |     |                      | 2   |      |
|                   |                          |                                                 | $T_A = -40$ °C         |     |                      | 2   |      |
|                   |                          | $V_{IN} = 0 \text{ or } 10, V_{DD} = 10$        | $T_A = 25^{\circ}C$    |     | 0.02                 | 2   | μΑ   |
|                   |                          |                                                 | $T_A = 85^{\circ}C$    |     |                      | 60  |      |
| may               | Quiescent device current |                                                 | T <sub>A</sub> = 125°C |     |                      | 60  |      |
| <sub>DD</sub> max | Quiescent device current | V <sub>IN</sub> = 0 or 15, V <sub>DD</sub> = 15 | $T_A = -55^{\circ}C$   |     |                      | 4   |      |
|                   |                          |                                                 | $T_A = -40$ °C         |     |                      | 4   |      |
|                   |                          |                                                 | $T_A = 25^{\circ}C$    |     | 0.02                 | 4   |      |
|                   |                          |                                                 | $T_A = 85^{\circ}C$    |     |                      | 120 |      |
|                   |                          |                                                 | T <sub>A</sub> = 125°C |     |                      | 120 |      |
|                   |                          |                                                 | $T_A = -55^{\circ}C$   |     |                      | 20  |      |
|                   |                          |                                                 | $T_A = -40$ °C         |     |                      | 20  |      |
|                   |                          | $V_{IN} = 0 \text{ or } 20, V_{DD} = 20$        | $T_A = 25^{\circ}C$    |     | 0.04                 | 20  |      |
|                   |                          |                                                 | $T_A = 85^{\circ}C$    |     |                      | 600 |      |
|                   |                          |                                                 | T <sub>A</sub> = 125°C |     |                      | 600 |      |



# **Electrical Characteristics: Static (continued)**

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                 | TEST CON                                               | NDITIONS                                                | MIN   | TYP  | MAX  | UNIT |
|---------------------|---------------------------|--------------------------------------------------------|---------------------------------------------------------|-------|------|------|------|
|                     |                           |                                                        | $T_A = -55^{\circ}C$                                    | 0.64  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = -40°C                                  | 0.61  |      |      |      |
|                     |                           | $V_O = 0.4, V_{IN} = 0 \text{ or } 5,$<br>$V_{DD} = 5$ | T <sub>A</sub> = 25°C                                   | 0.51  | 1    |      |      |
|                     |                           | <b>V</b> DD = <b>O</b>                                 | T <sub>A</sub> = 85°C                                   | 0.42  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | 0.36  |      |      |      |
|                     |                           |                                                        | $T_A = -55^{\circ}C$                                    | 1.6   |      |      |      |
|                     |                           |                                                        | $T_A = -40$ °C                                          | 1.5   |      |      |      |
| <sub>OL</sub> min   | Output low (sink) current | $V_O = 0.5$ , $V_{IN} = 0$ or 10, $V_{DD} = 10$        | T <sub>A</sub> = 25°C                                   | 1.3   | 2.6  |      | mA   |
|                     |                           |                                                        | $T_A = 85^{\circ}C$                                     | 1.1   |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | 0.9   |      |      |      |
|                     |                           |                                                        | $T_A = -55^{\circ}C$                                    | 4.2   |      |      |      |
|                     |                           | $T_A = -40$ °C                                         | 4                                                       |       |      |      |      |
|                     |                           | $V_O = 1.5$ , $V_{IN} = 0$ or 15, $V_{DD} = 15$        | $T_A = 25^{\circ}C$                                     | 3.4   | 6.8  |      |      |
|                     |                           | - UU - 10                                              | T <sub>A</sub> = 85°C                                   | 2.8   |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | 2.4   |      |      |      |
|                     |                           |                                                        | $T_A = -55^{\circ}C$                                    | -0.64 |      |      |      |
|                     |                           | $V_O = 4.6$ , $V_{IN} = 0$ or 5, $V_{DD} = 5$          | $T_A = -40$ °C                                          | -0.61 |      |      | mA   |
|                     |                           |                                                        | $T_A = 25^{\circ}C$                                     | -0.51 | -1   |      |      |
|                     |                           |                                                        | $T_A = 85^{\circ}C$                                     | -0.42 |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | -0.36 |      |      |      |
|                     |                           | $V_{O} = 2.5, V_{IN} = 0 \text{ or } 5,$ $V_{DD} = 5$  | $T_A = -55^{\circ}C$                                    | -2    |      |      |      |
|                     |                           |                                                        | $T_A = -40$ °C                                          | -1.8  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 25°C                                   | -1.6  | -3.2 |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 85°C                                   | -1.3  |      |      |      |
| min                 | Output high (source)      |                                                        | T <sub>A</sub> = 125°C                                  | -1.15 |      |      |      |
| <sub>OH</sub> min   | current                   | $V_O = 9.5$ , $V_{IN} = 0$ or 10, $V_{DD} = 10$        | T <sub>A</sub> = -55°C                                  | -1.6  |      |      |      |
|                     |                           |                                                        | $T_A = -40^{\circ}C$                                    | -1.5  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 25°C                                   | -1.3  | -2.6 |      |      |
|                     |                           |                                                        | $T_A = 85^{\circ}C$                                     | -1.1  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | -0.9  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = -55°C                                  | -4.2  |      |      |      |
|                     |                           | V 40 = V =                                             | $T_A = -40^{\circ}C$                                    | -4    |      |      |      |
|                     |                           | $V_O = 13.5$ , $V_{IN} = 0$ or 15, $V_{DD} = 15$       | T <sub>A</sub> = 25°C                                   | -3.4  | -6.8 |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 85°C                                   | -2.8  |      |      |      |
|                     |                           |                                                        | T <sub>A</sub> = 125°C                                  | -2.4  |      |      |      |
|                     |                           | $V_{IN} = 0 \text{ or } 5, V_{DD} = 5$                 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |       | 0    | 0.05 |      |
| o <sub>L</sub> max  | Low-level output voltage  | $V_{IN} = 0 \text{ or } 10, V_{DD} = 10$               | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |       | 0    | 0.05 | V    |
|                     |                           | V <sub>IN</sub> = 0 or 15, V <sub>DD</sub> = 15        | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |       | 0    | 0.05 |      |
|                     |                           | V <sub>IN</sub> = 0 or 5, V <sub>DD</sub> = 5          | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 4.95  | 5    |      |      |
| / <sub>OH</sub> min | High-level output voltage | V <sub>IN</sub> = 0 or 10, V <sub>DD</sub> = 10        | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 9.95  | 10   |      | V    |
|                     |                           | V <sub>IN</sub> = 0 or 15, V <sub>DD</sub> = 15        | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 14.95 | 15   |      |      |

Submit Documentation Feedback

Copyright © 1998–2016, Texas Instruments Incorporated



## **Electrical Characteristics: Static (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                       | PARAMETER          | TEST COI                                              | NDITIONS                                                | MIN | TYP               | MAX  | UNIT |
|---------------------------------------|--------------------|-------------------------------------------------------|---------------------------------------------------------|-----|-------------------|------|------|
|                                       |                    | V <sub>O</sub> = 0.5 or 4.5, V <sub>DD</sub> = 5      | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |     |                   | 1.5  |      |
| V <sub>IL</sub> max Input low voltage | Input low voltage  | V <sub>O</sub> = 1 or 9, V <sub>DD</sub> = 10         | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |     |                   | 3    | V    |
|                                       |                    | V <sub>O</sub> = 1.5 or 13.5,<br>V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C |     |                   | 4    |      |
|                                       | Input high voltage | V <sub>O</sub> = 0.5 or 4.5, V <sub>DD</sub> = 5      | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 3.5 |                   |      | V    |
| V <sub>IH</sub> min                   |                    | V <sub>O</sub> = 1 or 9, V <sub>DD</sub> = 10         | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 7   |                   |      |      |
|                                       |                    | V <sub>O</sub> = 1.5 or 13.5,<br>V <sub>DD</sub> = 15 | T <sub>A</sub> = -55°C, -40°C,<br>25°C, 85°C, and 125°C | 11  |                   |      |      |
|                                       |                    |                                                       | T <sub>A</sub> = -55°C                                  |     |                   | ±0.1 |      |
|                                       |                    |                                                       | $T_A = -40^{\circ}C$                                    |     |                   | ±0.1 |      |
| I <sub>IN</sub> max                   | Input current      | $V_{IN} = 0 \text{ or } 18, V_{DD} = 18$              | T <sub>A</sub> = 25°C                                   |     | ±10 <sup>-5</sup> | ±0.1 | μΑ   |
|                                       |                    |                                                       | $T_A = 85^{\circ}C$                                     |     |                   | ±1   |      |
|                                       |                    |                                                       | T <sub>A</sub> = 125°C                                  |     |                   | ±1   |      |

## 6.6 Electrical Characteristics: Dynamic

at  $T_A$  = 25°C, input  $t_r$ ,  $t_f$  = 20 ns,  $C_L$  = 50 pF,  $R_L$  = 20 k $\Omega$  (unless otherwise noted)

|                                        | PARAMETER                                                    | TEST CONDITIONS             | MIN | TYP | MAX | UNIT |  |  |
|----------------------------------------|--------------------------------------------------------------|-----------------------------|-----|-----|-----|------|--|--|
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 150 | 300 |      |  |  |
| t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation delay time, clock to Q or $\overline{Q}$ outputs | V <sub>DD</sub> = 10        |     | 65  | 130 | ns   |  |  |
| PLH                                    | clock to Q of Q duputs                                       | V <sub>DD</sub> = 15        |     | 45  | 90  |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 150 | 300 |      |  |  |
| $t_{PLH}$                              | Set to Q or reset to $\overline{Q}$                          | V <sub>DD</sub> = 10        |     | 65  | 130 | ns   |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        |     | 45  | 90  |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 200 | 400 |      |  |  |
| t <sub>PHL</sub> Se                    | Set to $\overline{\mathbb{Q}}$ or reset to $\mathbb{Q}$      | V <sub>DD</sub> = 10        |     | 85  | 170 | ns   |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        |     | 60  | 120 |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 100 | 200 |      |  |  |
| t <sub>THL</sub> ,<br>t <sub>TLH</sub> | Transition time                                              | V <sub>DD</sub> = 10        |     | 50  | 100 | ns   |  |  |
| TLH                                    |                                                              | V <sub>DD</sub> = 15        |     | 40  | 80  |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         | 3.5 | 7   |     |      |  |  |
| $f_{CL}$                               | Maximum clock input frequency <sup>(1)</sup>                 | V <sub>DD</sub> = 10        | 8   | 16  |     | MHz  |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        | 12  | 24  |     |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 70  | 140 |      |  |  |
|                                        | Minimum clock pulse width                                    | V <sub>DD</sub> = 10        |     | 30  | 60  | ns   |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        |     | 20  | 40  |      |  |  |
| $t_W$                                  |                                                              | V <sub>DD</sub> = 5         |     | 90  | 180 |      |  |  |
|                                        | Minimum set or reset pulse width                             | V <sub>DD</sub> = 10        |     | 40  | 80  | ns   |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        |     | 25  | 50  |      |  |  |
|                                        |                                                              | V <sub>DD</sub> = 5         |     | 20  | 40  |      |  |  |
| $t_S$                                  | Minimum data setup time                                      | V <sub>DD</sub> = 10        |     | 10  | 20  | ns   |  |  |
|                                        |                                                              | V <sub>DD</sub> = 15        |     | 7   | 15  |      |  |  |
| t <sub>H</sub>                         | Minimum data hold time                                       | V <sub>DD</sub> = 5, 10, 15 |     | 2   | 5   | ns   |  |  |

Product Folder Links: CD4013B

(1) Input  $t_r$ ,  $t_f = 5$  ns



## **Electrical Characteristics: Dynamic (continued)**

at  $T_A$  = 25°C, input  $t_r$ ,  $t_f$  = 20 ns,  $C_L$  = 50 pF,  $R_L$  = 20 k $\Omega$  (unless otherwise noted)

|                                                  | PARAMETER            | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|--------------------------------------------------|----------------------|----------------------|-----|-----|-----|------|
|                                                  |                      | V <sub>DD</sub> = 5  |     |     | 15  |      |
| $t_f$ CL, $t_f$ CL Clock input rise or fall time | V <sub>DD</sub> = 10 |                      |     | 10  | μs  |      |
| 40L                                              |                      | V <sub>DD</sub> = 15 |     |     | 5   |      |
| C <sub>IN</sub>                                  | Input capacitance    | Any input            |     | 5   | 7.5 | pF   |

## 6.7 Typical Characteristics



Submit Documentation Feedback

Copyright © 1998–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**





### 7 Detailed Description

#### 7.1 Overview

The CD4013B device consists of two identical, independent data-type flip-flops. Each flip-flop has independent data, set, reset, and clock inputs and  $\overline{Q}$  and  $\overline{Q}$  outputs. These devices are ideal for data and memory hold functions, including shift register applications, or by connecting  $\overline{Q}$  output to the data input, this device is used for counter and toggle applications. The CD4013B is a positive-edge triggered device, meaning that the logic level present at the D input is transferred to the Q output during the positive-going transition of the clock pulse. Setting or resetting is independent of the clock and is accomplished by a high level on the set or reset line, respectively.

### 7.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 7.3 Feature Description

CD4013B has standardized symmetrical output characteristics and a wide operating voltage range from 3 V to 18 V with quiescent current tested at 20 V. This has a medium operation speed  $-t_{PHL}$ ,  $t_{PLH}$  = 30 ns (typical) at 10 V. The operating temperature is from  $-55^{\circ}$ C to 125°C.

#### 7.4 Device Functional Modes

Table 1 lists the functional modes of the CD4013B.

**Table 1. Function Table** 

|          | IN  | IPUTS |   | OUTPUT (O) | INVERTED OUTBUT (   |  |
|----------|-----|-------|---|------------|---------------------|--|
| CLOCK    | SET | RESET | D | OUTPUT (Q) | INVERTED OUTPUT (Q) |  |
| 1        | 0   | 0     | 0 | 0          | 1                   |  |
| 1        | 0   | 0     | 1 | 1          | 0                   |  |
| <b>↓</b> | 0   | 0     | X | $Q_0$      | Q                   |  |
| X        | 0   | 1     | X | 0          | 1                   |  |
| X        | 1   | 0     | X | 1          | 0                   |  |
| X        | 1   | 1     | X | 1          | 1                   |  |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

A high level at the SET or RESET inputs sets or resets the outputs, regardless of the levels of the other inputs. When SET and RESET are inactive (low), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. The resistor and capacitor at the RESET pin are optional. If they are not used, the RESET and SET pin must be connected directly to ground to be inactive.

#### 8.2 Typical Application



Figure 9. Power Button Circuit

#### 8.2.1 Design Requirements

Input signals must be designed and implemented so that they do not exceed the voltage level of the power supply.

#### 8.2.2 Detailed Design Procedure

The recommended input conditions for this application example includes rise time and fall time specifications (see  $\Delta t/\Delta V$  in *Recommended Operating Conditions*) and specified high and low levels (see VIH and VIL in *Recommended Operating Conditions*). Inputs are not overvoltage tolerant and must be below  $V_{CC}$  level because of the presence of input clamp diodes to  $V_{CC}$ . The recommended output condition for the CD4013B application includes specific load currents. Load currents must be limited so as to not exceed the total power (continuous current through  $V_{CC}$  or GND) for the device. These limits are located in *Absolute Maximum Ratings*. Outputs must not be pulled above  $V_{CC}$ .



## **Typical Application (continued)**

#### 8.2.3 Application Curve



Figure 10. Typical Transition Time vs Load Capacitance

## 9 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*. Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple  $V_{CC}$  pins, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

### 10 Layout

## 10.1 Layout Guidelines

When using multiple bit logic devices, inputs must never float.

In many cases, digital logic device functions or parts of these functions are unused (for example, when only two inputs of a triple-input and gate are used, or only 3 of the 4 buffer gates are used). Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. This rule must be observed under all circumstances specified in the next paragraph.

All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. See application note, *Implications of Slow or Floating CMOS Inputs* (SCBA004), for more information on the effects of floating inputs. The logic level must apply to any particular unused input depending on the function of the device. Generally, they are tied to GND or V<sub>CC</sub> (whichever is convenient).

## 10.2 Layout Example



Figure 11. Layout Example for CD4013B



# **Layout Example (continued)**



Figure 12. Dimensions and Pad Layout for CD4013B



## 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

29-May-2025

## **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)     |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|----------------------|
| CD4013BE              | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4013BE             |
| CD4013BE.A            | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4013BE             |
| CD4013BEE4            | Active     | Production    | PDIP (N)   14   | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4013BE             |
| CD4013BF              | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4013BF             |
| CD4013BF.A            | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4013BF             |
| CD4013BF3A            | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4013BF3A           |
| CD4013BF3A.A          | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4013BF3A           |
| CD4013BM              | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM.A            | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM96            | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM96.A          | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM96E4          | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM96G4          | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BM96G4.A        | Active     | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BME4            | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BMG4            | Active     | Production    | SOIC (D)   14   | 50   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013BM             |
| CD4013BMT             | Obsolete   | Production    | SOIC (D)   14   | -                     | -               | Call TI                       | Call TI                    | -55 to 125   | CD4013BM             |
| CD4013BNSR            | Active     | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013B              |
| CD4013BNSR.A          | Active     | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4013B              |
| CD4013BPW             | Obsolete   | Production    | TSSOP (PW)   14 | -                     | -               | Call TI                       | Call TI                    | -55 to 125   | CM013B               |
| CD4013BPWR            | Active     | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM013B               |
| CD4013BPWR.A          | Active     | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM013B               |
| CD4013BPWRE4          | Active     | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM013B               |
| CD4013BPWRG4          | Active     | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM013B               |
| JM38510/05151BCA      | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>05151BCA |
| JM38510/05151BCA.A    | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>05151BCA |
| M38510/05151BCA       | Active     | Production    | CDIP (J)   14   | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>05151BCA |

www.ti.com 29-May-2025

- (1) Status: For more details on status, see our product life cycle.
- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4013B, CD4013B-MIL:

Catalog: CD4013B

Military: CD4013B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4013BM96   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD4013BM96G4 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD4013BNSR   | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |
| CD4013BPWR   | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 2-Jul-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4013BM96   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD4013BM96G4 | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD4013BNSR   | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4013BPWR   | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4013BE   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4013BE.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4013BEE4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4013BM   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| CD4013BM.A | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| CD4013BME4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| CD4013BMG4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated