

SNAS538C – JUNE 1999–REVISED FEBRUARY 2013

# DAC0800/DAC0802 8-Bit Digital-to-Analog Converters

Check for Samples: DAC0800, DAC0802

# **FEATURES**

- Fast Settling Output Current: 100 ns
- Full Scale Error: ±1 LSB
- Nonlinearity Over Temperature: ±0.1%
- Full Scale Current Drift: ±10 ppm/°C
- High Output Compliance: -10V to +18V
- Complementary Current Outputs
- Interface Directly with TTL, CMOS, PMOS and Others
- 2 Quadrant Wide Range Multiplying Capability
- Wide Power Supply Range: ±4.5V to ±18V
- Low Power Consumption: 33 mW at ±5V
- Low Cost

# DESCRIPTION

The DAC0800 series are monolithic 8-bit high-speed current-output digital-to-analog converters (DAC) featuring typical settling times of 100 ns. When used as a multiplying DAC, monotonic performance over a 40 to 1 reference current range is possible. The DAC0800 series also features high compliance complementary current outputs to allow differential output voltages of 20 Vp-p with simple resistor loads. The reference-to-full-scale current matching of better than  $\pm$ 1 LSB eliminates the need for full-scale trims in most applications, while the nonlinearities of better than  $\pm$ 0.1% over temperature minimizes system error accumulations.

The noise immune inputs will accept a variety of logic levels. The performance and characteristics of the device are essentially unchanged over the  $\pm 4.5V$  to  $\pm 18V$  power supply range and power consumption at only 33 mW with  $\pm 5V$  supplies is independent of logic input levels.

The DAC0800, DAC0802, DAC0800C and DAC0802C are a direct replacement for the DAC-08, DAC-08A, DAC-08C, and DAC-08H, respectively. For single supply operation, refer to AN-1525.

# **Typical Application**



Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

### Figure 1. ±20 V<sub>P-P</sub> Output Digital-to-Analog Converter

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



# Absolute Maximum Ratings <sup>(1)</sup>

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | ±18V or 36V                               |
|---------------------------------------------------|-------------------------------------------|
| Power Dissipation <sup>(2)</sup>                  | 500 mW                                    |
| Reference Input Differential Voltage              |                                           |
| (V14 to V15)                                      | V <sup>-</sup> to V <sup>+</sup>          |
| Reference Input Common-Mode                       |                                           |
| Range (V14, V15)                                  | V <sup>-</sup> to V <sup>+</sup>          |
| Reference Input Current                           | 5 mA                                      |
| Logic Inputs                                      | V <sup>−</sup> to V <sup>−</sup> plus 36V |
| Analog Current Outputs                            |                                           |
| (V <sub>S</sub> -=-15V)                           | 4.25 mA                                   |
| ESD Susceptibility <sup>(3)</sup>                 | TBD V                                     |
| Storage Temperature                               | −65°C to +150°C                           |
| Lead Temp. (Soldering, 10 seconds)                |                                           |
| PDIP Package (plastic)                            | 260°C                                     |
| CDIP Package (ceramic)                            | 300°C                                     |
| Surface Mount Package                             |                                           |
| Vapor Phase (60 seconds)                          | 215°C                                     |
| Infrared (15 seconds)                             | 220°C                                     |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions. The maximum junction temperature of the DAC0800 and DAC0802 is 125°C. For operating at elevated temperatures, devices in the

(2) CDIP package must be derated based on a thermal resistance of 100°C/W, junction-to-ambient, 175°C/W for the molded PDIP package and 100°C/W for the SOIC package. Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.

(3)

### **Operating Conditions**<sup>(1)</sup>

|                                          | Min                    | Max                    | Units |
|------------------------------------------|------------------------|------------------------|-------|
| Temperature (T <sub>A</sub> )            |                        |                        |       |
| DAC0800L                                 | -55                    | +125                   | °C    |
| DAC0800LC                                | 0                      | +70                    | °C    |
| DAC0802LC                                | 0                      | +70                    | °C    |
| V <sup>+</sup>                           | (V <sup>-</sup> ) + 10 | (V <sup>-</sup> ) + 30 | V     |
| V-                                       | -15                    | -5                     | V     |
| $I_{REF} (V^- = -5V)$                    | 1                      | 2                      | mA    |
| I <sub>REF</sub> (V <sup>−</sup> = −15V) | 1                      | 4                      | mA    |

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not (1) apply when operating the device beyond its specified operating conditions.



## **Electrical Characteristics**

The following specifications apply for  $V_S = \pm 15V$ ,  $I_{REF} = 2$  mA and  $T_{MIN} \le T_A \le T_{MAX}$  unless otherwise specified. Output characteristics refer to both  $I_{OUT}$  and  $\overline{I_{OUT}}$ .

|                     | Parameter                            | Test Conditions                                                                    | D      | AC0802L    | .C         |        | AC0800     |            | Units  |
|---------------------|--------------------------------------|------------------------------------------------------------------------------------|--------|------------|------------|--------|------------|------------|--------|
|                     |                                      |                                                                                    | Min    | Тур        | Мах        | Min    | Тур        | Max        |        |
|                     | Resolution                           |                                                                                    | 8      | 8          | 8          | 8      | 8          | 8          | Bits   |
|                     | Monotonicity                         |                                                                                    | 8      | 8          | 8          | 8      | 8          | 8          | Bits   |
|                     | Nonlinearity                         |                                                                                    |        |            | ±0.1       |        |            | ±0.19      | %FS    |
|                     |                                      | To $\pm \frac{1}{2}$ LSB, All Bits Switched "ON"<br>or "OFF", T <sub>A</sub> =25°C |        | 100        | 135        |        |            |            | ns     |
| t <sub>s</sub>      | Settling Time                        | DAC0800L                                                                           |        |            |            |        | 100        | 135        | ns     |
|                     |                                      | DAC0800LC                                                                          |        |            |            |        | 100        | 150        | ns     |
| t <sub>PLH</sub> ,  | Propagation Delay                    | T <sub>A</sub> =25°C                                                               |        |            |            |        |            |            |        |
| t <sub>PHL</sub>    | Each Bit                             |                                                                                    |        | 35         | 60         |        | 35         | 60         | ns     |
|                     | All Bits Switched                    |                                                                                    |        | 35         | 60         |        | 35         | 60         | ns     |
| TCI <sub>FS</sub>   | Full Scale Tempco                    |                                                                                    |        | ±10        | ±50        |        | ±10        | ±50        | ppm/°C |
| V <sub>OC</sub>     | Output Voltage Compliance            | Full Scale Current Change <½<br>LSB, R <sub>OUT</sub> >20 MΩ, Typical              | -10    |            | 18         | -10    |            | 18         | V      |
| I <sub>FS4</sub>    | Full Scale Current                   | $V_{REF} = 10.000V$ ,<br>R14 = R15 = 5.000 kΩ,<br>T <sub>A</sub> =25°C             | 1.984  | 1.992      | 2.00       | 1.94   | 1.99       | 2.04       | mA     |
| I <sub>FSS</sub>    | Full Scale Symmetry                  | I <sub>FS4</sub> -I <sub>FS2</sub>                                                 |        | ±0.5       | ±4.0       |        | ±1         | ±8.0       | μA     |
| I <sub>ZS</sub>     | Zero Scale Current                   |                                                                                    |        | 0.1        | 1.0        |        | 0.2        | 2.0        | μA     |
| I <sub>FSR</sub>    | Output Current Range                 | V <sup>−</sup> = −5V<br>V <sup>−</sup> = −8V to −18V                               | 0<br>0 | 2.0<br>2.0 | 2.1<br>4.2 | 0<br>0 | 2.0<br>2.0 | 2.1<br>4.2 | mA     |
|                     | Logic Input Levels                   | $V_{LC} = 0V$                                                                      |        |            |            |        |            |            |        |
| V <sub>IL</sub>     | Logic "0"                            |                                                                                    |        |            | 0.8        |        |            | 0.8        | V      |
| VIH                 | Logic "1"                            |                                                                                    | 2.0    |            |            | 2.0    |            |            | V      |
|                     | Logic Input Current                  | $V_{LC} = 0V$                                                                      |        |            |            |        |            |            |        |
| IIL                 | Logic "0"                            | $-10V \le V_{IN} \le +0.8V$                                                        |        | -2.0       | -10        |        | -2.0       | -10        | μA     |
| I <sub>IH</sub>     | Logic "1"                            | $2V \le V_{IN} \le +18V$                                                           |        | 0.002      | 10         |        | 0.002      | 10         | μA     |
| V <sub>IS</sub>     | Logic Input Swing                    | V <sup>-</sup> = -15V                                                              | -10    |            | 18         | -10    |            | 18         | V      |
| V <sub>THR</sub>    | Logic Threshold Range                | V <sub>S</sub> = ±15V                                                              | -10    |            | 13.5       | -10    |            | 13.5       | V      |
| I <sub>15</sub>     | Reference Bias Current               |                                                                                    |        | -1.0       | -3.0       |        | -1.0       | -3.0       | μA     |
| dl/dt               | Reference Input Slew Rate            | (Figure 26)                                                                        | 4.0    | 8.0        |            | 4.0    | 8.0        |            | mA/µs  |
| PSSI <sub>FS+</sub> | Positive Power Supply<br>Sensitivity | 4.5V ≤ V <sup>+</sup> ≤ 18V                                                        |        | 0.0001     | 0.01       |        | 0.0001     | 0.01       | %/%    |
| PSSI <sub>FS-</sub> | Negative Power Supply<br>Sensitivity | $-4.5V \le V^- \le 18V$ , $I_{REF} = 1mA$                                          |        | 0.0001     | 0.01       |        | 0.0001     | 0.01       | %/%    |
| l+                  | Dawar Currely Current                |                                                                                    |        | 2.3        | 3.8        |        | 2.3        | 3.8        | mA     |
| I-                  | Power Supply Current                 | $V_S = \pm 5V$ , $I_{REF} = 1 \text{ mA}$                                          |        | -4.3       | -5.8       |        | -4.3       | -5.8       | mA     |
| l+                  |                                      |                                                                                    |        | 2.4        | 3.8        |        | 2.4        | 3.8        | mA     |
| I-                  | Power Supply Current                 | $V_{S} = +5V, -15V, I_{REF} = 2 \text{ mA}$                                        |        | -6.4       | -7.8       |        | -6.4       | -7.8       | mA     |
| l+                  |                                      |                                                                                    |        | 2.5        | 3.8        |        | 2.5        | 3.8        | mA     |
| I-                  | Power Supply Current                 | $V_S = \pm 15V$ , $I_{REF} = 2 \text{ mA}$                                         |        | -6.5       | -7.8       |        | -6.5       | -7.8       | mA     |
|                     |                                      | ±5V, I <sub>REF</sub> = 1 mA                                                       |        | 33         | 48         |        | 33         | 48         | mW     |
| P <sub>D</sub>      | Power Consumption                    | +5V, -15V, I <sub>REF</sub> = 2 mA                                                 |        | 108        | 136        |        | 108        | 136        | mW     |
| -                   |                                      | $\pm 15V$ , I <sub>REF</sub> = 2 mA                                                |        | 135        | 174        |        | 135        | 174        | mW     |



SNAS538C-JUNE 1999-REVISED FEBRUARY 2013

### **Connection Diagrams**







### **Block Diagram**





Figure 4.

SNAS538C -JUNE 1999-REVISED FEBRUARY 2013





**EXAS** 

NSTRUMENTS

Curve 1: C<sub>C</sub>=15 pF, V<sub>IN</sub>=2 Vp-p centered at 1V. Curve 2: C<sub>C</sub>=15 pF, V<sub>IN</sub>=50 mVp-p centered at 200 mV. Curve 3: C<sub>C</sub>=0 pF, V<sub>IN</sub>=100 mVp-p centered at 0V and applied through  $50\Omega$  connected to pin 14.2V applied to R14. Figure 7.





Figure 6.

**Reference Amp** Common-Mode Range



Note. Positive common-mode range is always (V+) - 1.5V.

Figure 8.



1<sub>0</sub> – 0UTPUT CURRENT (mA)

10 – OUTPUT CURRENT (mA)

POWER SUPPLY CURRENT (mA)



#### SNAS538C-JUNE 1999-REVISED FEBRUARY 2013





SNAS538C – JUNE 1999 – REVISED FEBRUARY 2013

# EQUIVALENT CIRCUIT



Figure 17. Equivalent Circuit



SNAS538C-JUNE 1999-REVISED FEBRUARY 2013

## **TYPICAL APPLICATIONS**



Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

$$I_{\text{FS}} \approx \frac{+\,V_{\text{REF}}}{R_{\text{REF}}} \times \frac{255}{256}$$

$$\begin{split} &\mathsf{I}_{O}+\bar{\mathsf{I}}_{O}=\mathsf{I}_{FS} \text{ for all logic states} \\ &\mathsf{For fixed reference, TTL operation, typical values are:} \\ &\mathsf{V}_{REF}=10.000\mathsf{V} \\ &\mathsf{R}_{REF}=5.000\mathsf{k} \\ &\mathsf{R15}\approx\mathsf{R}_{REF} \\ &\mathsf{C}_{C}=0.01\ \mu\mathsf{F} \\ &\mathsf{V}_{LC}=0\mathsf{V} \mbox{ (Ground)} \end{split}$$







Figure 19. Recommended Full Scale Adjustment Circuit





SNAS538C - JUNE 1999-REVISED FEBRUARY 2013



Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

#### Figure 21. Basic Unipolar Negative Operation

|                | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | l <sub>o</sub> mA | Ī <sub>o</sub> mA | Eo     | Eo     |  |
|----------------|----|----|----|----|----|----|----|----|-------------------|-------------------|--------|--------|--|
| Full Scale     | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1.992             | 0.000             | -9.960 | 0.000  |  |
| Full Scale-LSB | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1.984             | 0.008             | -9.920 | -0.040 |  |
| Half Scale+LSB | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1.008             | 0.984             | -5.040 | -4.920 |  |
| Half Scale     | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1.000             | 0.992             | -5.000 | -4.960 |  |
| Half Scale-LSB | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0.992             | 1.000             | -4.960 | -5.000 |  |
| Zero Scale+LSB | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0.008             | 1.984             | -0.040 | -9.920 |  |
| Zero Scale     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0.000             | 1.992             | 0.000  | -9.960 |  |

#### **Table 1. Basic Unipolar Negative Operation**



Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

Figure 22. Basic Bipolar Output Operation

| B1 | B2                              | B3                                      | B4                                                    | B5                                                    | B6                                                    | B7                                                    | B8                                                    | Eo                                                    | Ēo                                                    |  |  |
|----|---------------------------------|-----------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--|--|
| 1  | 1                               | 1                                       | 1                                                     | 1                                                     | 1                                                     | 1                                                     | 1                                                     | -9.920                                                | +10.000                                               |  |  |
| 1  | 1                               | 1                                       | 1                                                     | 1                                                     | 1                                                     | 1                                                     | 0                                                     | -9.840                                                | +9.920                                                |  |  |
| 1  | 0                               | 0                                       | 0                                                     | 0                                                     | 0                                                     | 0                                                     | 1                                                     | -0.080                                                | +0.160                                                |  |  |
| 1  | 0                               | 0                                       | 0                                                     | 0                                                     | 0                                                     | 0                                                     | 0                                                     | 0.000                                                 | +0.080                                                |  |  |
| 0  | 1                               | 1                                       | 1                                                     | 1                                                     | 1                                                     | 1                                                     | 1                                                     | +0.080                                                | 0.000                                                 |  |  |
| 0  | 0                               | 0                                       | 0                                                     | 0                                                     | 0                                                     | 0                                                     | 1                                                     | +9.920                                                | -9.840                                                |  |  |
| 0  | 0                               | 0                                       | 0                                                     | 0                                                     | 0                                                     | 0                                                     | 0                                                     | +10.000                                               | -9.920                                                |  |  |
|    | 1<br>1<br>1<br>1<br>1<br>0<br>0 | 1 1   1 1   1 0   1 0   0 1   0 1   0 0 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |  |  |

#### Table 2. Basic Bipolar Output Operation

# DAC0800, DAC0802



#### SNAS538C-JUNE 1999-REVISED FEBRUARY 2013



- (1) Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.
- (2) If  $R_L = \overline{R}_L$  within ±0.05%, output is symmetrical about ground.

#### Figure 23. Symmetrical Offset Binary Operation

|                     | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | Eo     |
|---------------------|----|----|----|----|----|----|----|----|--------|
| Pos. Full Scale     | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | +9.960 |
| Pos. Full Scale-LSB | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | +9.880 |
| (+)Zero Scale       | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | +0.040 |
| (-)Zero Scale       | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | -0.040 |
| Neg. Full Scale+LSB | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | -9.880 |
| Neg. Full Scale     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | -9.960 |

Table 3. Symmetrical Offset Binary Operation



- (1) Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.
- (2) For complementary output (operation as negative logic DAC), connect inverting input of op amp to  $\overline{I}_{O}$  (pin 2), connect  $I_{O}$  (pin 4) to ground.

Figure 24. Positive Low Impedance Output Operation



- (1) Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.
- (2) For complementary output (operation as a negative logic DAC) connect non-inverting input of op am to  $\overline{I}_O$  (pin 2); connect  $I_O$  (pin 4) to ground.

### Figure 25. Negative Low Impedance Output Operation



SNAS538C - JUNE 1999-REVISED FEBRUARY 2013



Typical values: R<sub>IN</sub>=5k,+V<sub>IN</sub>=10V

Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

#### Figure 26. Pulsed Reference Operation



 $\begin{array}{l} V_{TH}=V_{LC}+1.4V\\ 15V\ CMOS,\ HTL,\ HNIL\\ V_{TH}=7.6V\\ Note.\ Do\ not\ exceed\ negative\ logic\ input\ range\ of\ DAC. \end{array}$ 

#### Figure 27. Interfacing with Various Logic Families



Figure 28. Accommodating Bipolar References



www.ti.com

SNAS538C-JUNE 1999-REVISED FEBRUARY 2013

FOR TURN "ON" FOR TURN "OFF" VL = 2.7V , VL = 0.7V MINIMUM HP5082-2800 SCHOTTKY DIODES 4١ V<sub>CL</sub> 0.7V VOUT 1 X PROBE R<sub>REF</sub> 10 ⁺v<sub>REF</sub> **O**-OUT DAC0800 (D.U.T.) -15V TO D.U.T. 4 0.01 μF 0.1 µF

Figure 29. Settling Time Measurement



- (1) For 1  $\mu$ s conversion time with 8-bit resolution and 7-bit accuracy, an LM361 comparator replaces the LM319 and the reference current is doubled by reducing R1, R2 and R3 to 2.5 k $\Omega$  and R4 to 2 M $\Omega$ .
- (2) Pin numbers represent the PDIP package. The SOIC package pin numbers differ from that of the PDIP package.

Figure 30. A Complete 2 µs Conversion Time, 8-Bit A/D Converter

TEXAS INSTRUMENTS

SNAS538C – JUNE 1999 – REVISED FEBRUARY 2013

# **REVISION HISTORY**

| Cł | hanges from Revision B (February 2013) to Revision C | Page |
|----|------------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format   | 12   |



1-Nov-2013

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking         |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|------------------------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)                  |
| DAC-08EP         | NRND   | PDIP         | NFG     | 16   | 25   | TBD                        | Call TI          | Call TI            | 0 to 70      | DAC0800LCN<br>DAC-08EP |
| DAC0800LCM       | NRND   | SOIC         | D       | 16   | 48   | TBD                        | Call TI          | Call TI            | 0 to 70      | DAC0800LCM             |
| DAC0800LCM/NOPB  | ACTIVE | SOIC         | D       | 16   | 48   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | 0 to 70      | DAC0800LCM             |
| DAC0800LCMX      | NRND   | SOIC         | D       | 16   | 2500 | TBD                        | Call TI          | Call TI            | 0 to 70      | DAC0800LCM             |
| DAC0800LCMX/NOPB | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | 0 to 70      | DAC0800LCM             |
| DAC0800LCN       | NRND   | PDIP         | NFG     | 16   | 25   | TBD                        | Call TI          | Call TI            | 0 to 70      | DAC0800LCN<br>DAC-08EP |
| DAC0800LCN/NOPB  | ACTIVE | PDIP         | NFG     | 16   | 25   | Pb-Free<br>(RoHS)          | SN               | Level-1-NA-UNLIM   | 0 to 70      | DAC0800LCN<br>DAC-08EP |
| DAC0802LCMX      | NRND   | SOIC         | D       | 16   | 2500 | TBD                        | Call TI          | Call TI            | 0 to 70      | DAC0802LCM             |
| DAC0802LCMX/NOPB | ACTIVE | SOIC         | D       | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | 0 to 70      | DAC0802LCM             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br)

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



www.ti.com

1-Nov-2013

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC0800LCMX      | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |
| DAC0800LCMX/NOPB | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |
| DAC0802LCMX      | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |
| DAC0802LCMX/NOPB | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.3        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Mar-2013



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC0800LCMX      | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DAC0800LCMX/NOPB | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DAC0802LCMX      | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| DAC0802LCMX/NOPB | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# **MECHANICAL DATA**

# N0016E





D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of