

# NTE3880 Integrated Circuit NMOS, 8-Bit Microprocessor (MPU), 4MHz

### **Description:**

The NTE3880 is a third generation single chip microprocessor with unrivaled computational power. This increased computational power results in higher system through—put and more efficient memory utilization when compared to second generation microprocessors. In addition it is very easy to implement into a system because of it's single voltage requirement plus all output signals are fully decoded and timed to control standard memory or peripheral circuits. The circuit is implemented using an N-channel, ion implanted, silicon gate MOS process.

This device has an internal register configuration which contains 208 bits of Read/Write memory that are accessible to the programmer. The registers include two sets of six general purpose registers that may be used individually as 8—bit registers or as 16—bit register pairs. There are also two sets of accumulator and flag registers. The programmer has access to either set of main or alternate registers through a group of exchange instructions. This alternate set allows foreground/background mode of operation or may be reserved for very fast interrupt response. The NTE3880 also contains a 16—bit stack pointer which permits simple implementation of multiple level interrupts, unlimited subroutine nesting and simplification of many types of data handling.

The two 16-bit index registers allow tabular data manipulation and easy implementation of relocatable code. The Refresh register provides for automatic, totally transparent refresh of external dynamic memories. The I register is used in a powerful interrupt response mode to form the upper 8 bits of a pointer to a interrupt service address table, while the interrupting device supplies the lower 8 bits of the pointer. An indirect call is then made to this service address.

#### **Features:**

- Single Chip, N-Channel Silicon Gate
- 158 Instructions Includes all 78 of the 8080A Instructions with Total Software Compatibility. New Instructions Include 4–, 8– and 16–Bit Operations with more useful Addressing Modes such as Indexed, Bit and Relative
- 17 Internal Registers
- Three Modes of Fast Interrupt Response plus a Non–Maskable Interrupt
- Directly Interfaces Standard Speed Static or Dynamic Memories with Virtually No External Logic
- 1.0μs Instruction Execution Speed
- Single 5VDC Supply and Single-Phase 5V Clock
- Out–Performs any other Single–Phase 5V Clock
- All Pins TTL Compatible
- Built–In Dynamic RAM Refresh Circuitry

#### **Absolute Maximum Ratings:**

| Temperature Under Bias                 | 0° to +70°C    |
|----------------------------------------|----------------|
| Storage Temperature Range              | –65° to +150°C |
| Voltage On Any Pin With Respect to GND | –0.3V to +7V   |
| Power Dissipation                      | 1.5W           |

Note 1. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only functional operation of the device at these or any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **<u>DC Characteristics</u>**: $(T_A = 0^\circ \text{ to } 70^\circ \text{C}, V_{CC} = 5\text{V} \pm 5\% \text{ unless otherwise specified})$

| Parameter                                 | Symbol           | Test Conditions                    | Min                  | Тур | Max                | Unit |
|-------------------------------------------|------------------|------------------------------------|----------------------|-----|--------------------|------|
| Clock Input Low Voltage                   | V <sub>ILC</sub> | 4                                  | -0.3                 | _   | 0.80               | V    |
| Clock Input High Voltage                  | V <sub>IHC</sub> |                                    | V <sub>CC</sub> -0.6 | _   | V <sub>CC</sub> +3 | V    |
| Input Low Voltage                         | $V_{IL}$         |                                    | -0.3                 | _   | 0.8                | V    |
| Input High Voltage                        | V <sub>IH</sub>  |                                    | 2.0                  | _   | V <sub>C</sub> C   | V    |
| Output Low Voltage                        | V <sub>OL</sub>  | I <sub>OL</sub> = 1.8mA            | 7-                   | _   | 0.4                | V    |
| Output High Voltage                       | V <sub>OH</sub>  | I <sub>OH</sub> = -250μA           | 2.4                  | _   | _                  | V    |
| Power Supply Current                      | I <sub>CC</sub>  |                                    | 7                    | 90  | 200                | mA   |
| Input Leakage Current                     | I <sub>L1</sub>  | $V_{IN} = 0$ to $V_{CC}$           | //-                  | _   | 10                 | μΑ   |
| Tri-State Output Leakage Current in Float | I <sub>LOH</sub> | $V_{OUT} = 2.4 \text{ to } V_{CC}$ | _                    | -   | 10                 | μΑ   |
| Tri-State Output Leakage Current in Float | I <sub>LOL</sub> | $V_{OUT} = 0.4V$                   | _                    | _   | -10                | μΑ   |
| Data Bus Leakage Current in Input Mode    | I <sub>LD</sub>  | $0 \le V_{IN} \le V_{CC}$          | _                    | _   | ±10                | μΑ   |

# <u>Capacitance</u>: $(T_A = +25^{\circ}C, f = 1MHz, unmeasured pins to GND unless otherwise specified)$

| Parameter          | Symbol           | Test Conditions | Min | Тур | Max | Unit |
|--------------------|------------------|-----------------|-----|-----|-----|------|
| Clock Capacitance  | $C_{\phi}$       |                 | -   | -   | 35  | pF   |
| Input Capacitance  | C <sub>IN</sub>  |                 | 1   | -   | 5   | pF   |
| Output Capacitance | C <sub>OUT</sub> |                 | -   | _   | 10  | pF   |

## <u>AC Characteristics</u>: $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = +15V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                                 | Symbol                          | Signal            | Test Conditions | Min    | Тур | Max    | Unit |
|-------------------------------------------------------------------------------------------|---------------------------------|-------------------|-----------------|--------|-----|--------|------|
| Clock Period                                                                              | t <sub>c</sub>                  | ф                 | TO CALC         | 25     | +1  | Note 2 | μs   |
| Clock Pulse Width, Clock High                                                             | t <sub>w</sub> (φH)             |                   |                 | 110    | _   | Note 3 | ns   |
| Clock Pulse Width, Clock Low                                                              | t <sub>w</sub> (φL)             |                   |                 | 110    | _   | 2000   | ns   |
| Clock Rise and Fall Time                                                                  | t <sub>r</sub> , t <sub>f</sub> |                   |                 | _      | _   | 30     | ns   |
| Address Output Delay                                                                      | t <sub>D</sub> (AD)             | A <sub>0-15</sub> | $C_L = 50pF$    | _      | _   | 110    | ns   |
| Data to Float                                                                             | t <sub>F</sub> (AD)             |                   |                 | _      | _   | 90     | ns   |
| Address Stable Prior to MRFQ (Memory Cycle)                                               | t <sub>acm</sub>                |                   |                 | Note 4 | _   | _      | ns   |
| Address Stable Prior to $\overline{IOFQ},  \overline{RD}  or  \overline{WR}  (I/O Cycle)$ | t <sub>aci</sub>                |                   |                 | Note 5 | _   | _      | ns   |
| Address Stable from RD, WR, IORQ, or MREQ                                                 | t <sub>ca</sub>                 |                   |                 | Note 6 | _   | _      | ns   |
| Address Stable from RD or WR During Float                                                 | t <sub>caf</sub>                |                   |                 | Note 7 | _   | _      | ns   |

- Note 2.  $t_c = t_w (\phi H) + t_w (\phi L) + t_r + t_f$ .
- Note 3. Although static by design, testing guarantees  $t_w$  ( $\phi H$ ) of 200 $\mu$ s maximum.
- Note 4.  $t_{acm} = t_w (\phi H) + t_f 65$ .
- Note 5.  $t_{aci} = t_c 70$ .
- Note 6.  $t_{ca} = t_w (\phi L) + t_r 50$ .
- Note 7.  $t_{caf} = t_w (\phi L) + t_r 45$ .

## AC Characteristics (Cont'd): $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = +15V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                                                           | Symbol                                  | Signal           | Test Conditions       | Min     | Тур              | Max   | Unit    |         |    |    |
|-------------------------------------------------------------------------------------|-----------------------------------------|------------------|-----------------------|---------|------------------|-------|---------|---------|----|----|
| Data Output Delay                                                                   | t <sub>D</sub> (D)                      | D <sub>0-7</sub> | $C_1 = 50pF$          | _       | _                | 150   | ns      |         |    |    |
| Delay to Float During Write Cycle                                                   | t <sub>F</sub> (D)                      |                  | -0-7                  | - 0-7   | 20-7             | -0-7  | _       | _       | 90 | ns |
| Data Setup Time to Rising Edge of Clock During M <sub>1</sub> Cycle                 | t <sub>Sφ</sub> (D)                     |                  |                       |         | 35               | _     | _       | ns      |    |    |
| Data Setup Time to falling Edge of Clock<br>During M <sub>2</sub> to M <sub>5</sub> |                                         |                  |                       | 50      | _                | -     | ns      |         |    |    |
| Data Stable Prior to WR (Memory Cycle)                                              | t <sub>dcm</sub>                        |                  | ₹ T                   |         | Note 8           | _     | 1       | ns      |    |    |
| Data Stable Prior to WR (I/O Cycle)                                                 | t <sub>dci</sub>                        |                  |                       | Note 9  | _                | _     | ns      |         |    |    |
| Data Stable From WR                                                                 | t <sub>cdf</sub>                        |                  |                       | Note 10 | _                | -     | ns      |         |    |    |
| Any Hold Time for Setup Time                                                        | t <sub>H</sub>                          |                  | 1                     | / -     | _                | 0     | ns      |         |    |    |
| MREQ Delay From Falling Edge of Clock, MREQ Low                                     | $t_{DL_{\varphi}}^{-}$ (MR)             | MREQ             | C <sub>L</sub> = 50pF | -       | _                | 85    | ns      |         |    |    |
| MREQ Delay From Rising Edge of Clock, MREQ High                                     | t <sub>DHφ</sub> (MR)                   |                  |                       | 7       | _                | 85    | ns      |         |    |    |
| MREQ Delay From Falling Edge of Clock, MREQ High                                    |                                         |                  |                       | -       | _                | 85    | ns      |         |    |    |
| Pulse Width, MREQ Low                                                               | t <sub>w</sub> (MRL)                    |                  |                       |         |                  |       |         | Note 11 | _  |    |
| Pulse Width, MREQ High                                                              | t <sub>w</sub> (MRH)                    |                  |                       | Note 12 | _                | -     | ns      |         |    |    |
| IORQ Delay From Rising Edge of Clock IORQ Low                                       | t <sub>DL\phi</sub> (IR)                | ĪORQ             | C <sub>L</sub> = 50pF | / -     | -                | 75    | ns      |         |    |    |
| IORQ Delay From Falling Edge of Clock IORQ Low                                      | t <sub>DH\$\phi\$</sub> (IR)            |                  |                       | _       | _                | 85    | ns      |         |    |    |
| IORQ Delay From Rising Edge of Clock IORQ High                                      |                                         |                  |                       |         | _                | 7-    | 85      | ns      |    |    |
| IORQ Delay From Falling Edge of Clock IORQ High                                     |                                         |                  |                       | -       | _                | 85    | ns      |         |    |    |
| RD Delay From Rising Edge of Clock,<br>RD Low                                       | $t_{DL\phi}$ ( $\overline{RD}$ )        | RD               | C <sub>L</sub> = 50pF | -       | _                | 85    | ns      |         |    |    |
| RD Delay From Falling Edge of Clock, RD Low                                         |                                         | CY               | CY                    | A 3     | -                | y - 1 | 95<br>7 | ns      |    |    |
| RD Delay From Rising Edge of Clock, RD High                                         | t <sub>DH\$\phi\$</sub> (\overline{RD}) | ٥.               | A. ae                 | ? (     | , <del>-</del> 1 | 85    | ns      |         |    |    |
| RD Delay From Falling Edge of Clock,<br>RD High                                     |                                         |                  |                       | _       | _                | 85    | ns      |         |    |    |
| WR Delay From Rising Edge of Clock, WR Low                                          | t <sub>DL\phi</sub> (WR)                | WR               | C <sub>L</sub> = 50pF | -       | _                | 65    | ns      |         |    |    |
| WR Delay From Falling Edge of Clock, WR Low                                         |                                         |                  |                       |         |                  | _     | _       | 80      | ns |    |
| WR Delay From Falling Edge of Clock, WR High                                        | $t_{DH\phi}$ (WR)                       |                  |                       | _       | _                | 80    | ns      |         |    |    |
| Pulse Width, WR Low                                                                 | t <sub>w</sub> (WRL)                    |                  |                       | Note 13 | _                | _     | ns      |         |    |    |

Note 8.  $t_{dcm} = t_c - 170$ .

Note 9.  $t_{dci} = t_w (\phi L) + t_r - 170$ .

Note 10.  $t_{cdf} = t_{w} (\phi L) + t_{r} - 70$ .

Note 11.  $t_w (\overline{MRL}) = t_c - 30$ .

Note 12.  $t_w(\overline{MRH}) = t_w(\phi H) + t_r-20$ .

Note 13.  $t_w$  (WRL) =  $t_c$ -30.

### AC Characteristics (Cont'd): $(T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = +15V \pm 5\% \text{ unless otherwise specified})$

| Parameter                                            | Symbol               | Signal | Test Conditions       | Min     | Тур | Max | Unit |
|------------------------------------------------------|----------------------|--------|-----------------------|---------|-----|-----|------|
| M1 Delay From Rising Edge of Clock, M1 Low           | t <sub>DL</sub> (M1) | M1     | C <sub>L</sub> = 50pF | _       | -   | 100 | ns   |
| M1 Delay From Rising Edge of Clock, M1 High          | t <sub>DH</sub> (M1) |        |                       | ı       | ı   | 100 | ns   |
| RFSH Delay From Rising Edge of Clock, RFSH Low       | t <sub>DL</sub> (RF) | RFSH   | C <sub>L</sub> = 50pF | -       | ı   | 130 | ns   |
| RFSH Delay From Rising Edge of Clock, RFSH High      | t <sub>DH</sub> (RF) |        |                       | -       |     | 120 | ns   |
| WAIT Setup Time to Falling Edge of Clock             | t <sub>s</sub> (WT)  | WAIT   |                       | 70      | _   | _   | ns   |
| HALT Delay Time From Falling Edge of Clock           | t <sub>D</sub> (HT)  | HALT   | $C_L = 50pF$          | //-     | _   | 300 | ns   |
| INT Setup Time to Rising Edge of Clock               | t <sub>s</sub> (IT)  | ĪNT    |                       | 80      | _   | _   | ns   |
| Pulse Width, NM1 Low                                 | t <sub>w</sub> (NML) | NM1    |                       | 80      | _   | _   | ns   |
| BUSRQ Setup Time to Rising Edge of Clock             | t <sub>s</sub> (BQ)  | BUSRQ  |                       | 50      | -   | _   | ns   |
| BUSAK Delay From Rising Edge of Clock,<br>BUSAK Low  | t <sub>DL</sub> (BA) | BUSAK  | C <sub>L</sub> = 50pF | 7       | -   | 100 | ns   |
| BUSAK Delay From Rising Edge of Clock,<br>BUSAK High | t <sub>DH</sub> (BA) |        |                       |         | _   | 100 | ns   |
| RESET Setup Time to Rising Edge of Clock             | t <sub>s</sub> (RS)  | RESET  |                       | 60      | _   | -   | ns   |
| Delay to Float (MREQ, IORQ, RD and WR)               | t <sub>F</sub> (C)   |        |                       | //-     | _   | 80  | ns   |
| M1 Stable Prior to IORQ (Interrupt Ack.)             | t <sub>mr</sub>      |        |                       | Note 14 | _   | -   | ns   |

- Note 14.  $t_{mr} = 2t_c + t_w (\phi H) + t_f 65$ .
- Note 15. Data should be enabled onto the CPU data bus when  $\overline{\text{RD}}$  is active. During interrupt acknowledge data should be enabled when  $\overline{\text{M1}}$  and  $\overline{\text{IORQ}}$  are both active.
- Note 16. All control signals are internally synchronized, so they may be totally asynchronous with respect to the clock.
- Note 17. The RESET signal must be active for a minimum of 3 clock cycles.
- Note 18. Output Delay vs. Loaded Capacitance

$$T_A = +70^{\circ}C$$
  $V_{CC} = 5V \pm 5\%$ 

Add 10ns delay for each 50pf increase in load up to maximum of 200pF for data bus and 100pF for address & control lines.



