

# PIC12F508/509/16F505 Data Sheet

8/14-Pin, 8-Bit Flash Microcontrollers

## **Pin Diagrams**



| Device    | Program Memory | Data Memory  | I/O | Timers          |  |  |
|-----------|----------------|--------------|-----|-----------------|--|--|
| Device    | Flash (words)  | SRAM (bytes) | 1/0 | Timers<br>8-bit |  |  |
| PIC12F508 | 512            | 25           | 6   | 1               |  |  |
| PIC12F509 | 1024           | 41           | 6   | 1               |  |  |
| PIC16F505 | 1024           | 72           | 12  | 1               |  |  |

## **Table of Contents**

| 1.0   | General Description                         | 5   |
|-------|---------------------------------------------|-----|
| 2.0   | PIC12F508/509/16F505 Device Varieties       | 7   |
| 3.0   | Architectural Overview                      | 9   |
| 4.0   | Memory Organization                         | 15  |
| 5.0   | VO Port                                     |     |
| 6.0   | Timer0 Module and TMR0 Register             | 33  |
| 7.0   | Special Features Of The CPU                 | 39  |
| 8.0   | Instruction Set Summary                     | 55  |
| 9.0   | Development Support                         | 63  |
| 10.0  | Electrical Characteristics                  | 67  |
| 11.0  | DC and AC Characteristics Graphs and Charts | 79  |
| 12.0  | Packaging Information                       | 87  |
| Index | (                                           | 99  |
|       | Microchip Web Site                          |     |
|       | omer Change Notification Service            |     |
| Custo | omer Support                                | 101 |
|       | ler Response                                |     |
| Prod  | uct Identification System                   | 103 |

### 1.0 GENERAL DESCRIPTION

The PIC12F508/509/16F505 devices from Microchip Technology are low-cost, high-performance, 8-bit, fully-static, Flash-based CMOS microcontrollers. They employ a RISC architecture with only 33 single-word/single-cycle instructions. All instructions are single cycle (200  $\mu s$ ) except for program branches, which take two cycles. The PIC12F508/509/16F505 devices deliver performance an order of magnitude higher than their competitors in the same price category. The 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. The easy-to-use and easy to remember instruction set reduces development time significantly.

The PIC12F508/509/16F505 products are equipped with special features that reduce system cost and power requirements. The Power-on Reset (POR) and Device Reset Timer (DRT) eliminate the need for external Reset circuitry. There are four oscillator configurations to choose from (six on the PIC16F505), including INTRC Internal Oscillator mode and the power-saving LP (Low-Power) Oscillator mode. Power-Saving Sleep mode, Watchdog Timer and code protection features improve system cost, power and reliability.

The PIC12F508/509/16F505 devices are available in the cost-effective Flash programmable version, which is suitable for production in any volume. The customer can take full advantage of Microchip's price leadership in Flash programmable microcontrollers, while benefiting from the Flash programmable flexibility.

The PIC12F508/509/16F505 products are supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a 'C' compiler, a low-cost development programmer and a full featured programmer. All the tools are supported on IBM<sup>®</sup> PC and compatible machines.

### 1.1 Applications

The PIC12F508/509/16F505 devices fit in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. The Flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. The small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. Low cost, low power, high performance, ease-of-use and I/O flexibility make the PIC12F508/509/16F505 devices very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and PLDs in larger systems and coprocessor applications).

TABLE 1-1: PIC12F508/509/16F505 DEVICES

|             |                                      | PIC12F508                      | PIC12F509                      | PIC16F505                   |
|-------------|--------------------------------------|--------------------------------|--------------------------------|-----------------------------|
| Clock       | Maximum Frequency of Operation (MHz) | 4                              | 4                              | 20                          |
| Memory      | Flash Program Memory (words)         | 512                            | 1024                           | 1024                        |
|             | Data Memory (bytes)                  | 25                             | 41                             | 72                          |
| Peripherals | Timer Module(s)                      | TMR0                           | TMR0                           | TMR0                        |
|             | Wake-up from Sleep on Pin Change     | Yes                            | Yes                            | Yes                         |
| Features    | I/O Pins                             | 5                              | 5                              | 11                          |
|             | Input Pins                           | 1                              | 1                              | 1                           |
|             | Internal Pull-ups                    | Yes                            | Yes                            | Yes                         |
|             | In-Circuit Serial Programming        | Yes                            | Yes                            | Yes                         |
|             | Number of Instructions               | 33                             | 33                             | 33                          |
|             | Packages                             | 8-pin PDIP, SOIC,<br>MSOP, DFN | 8-pin PDIP, SOIC,<br>MSOP, DFN | 14-pin PDIP, SOIC,<br>TSSOP |

The PIC12F508/509/16F505 devices have Power-on Reset, selectable Watchdog Timer, selectable code-protect, high I/O current capability and precision internal oscillator.

The PIC12F508/509/16F505 devices use serial programming with data pin RB0/GP0 and clock pin RB1/GP1.

# 2.0 PIC12F508/509/16F505 DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC12F508/509/16F505 Product Identification System at the back of this data sheet to specify the correct part number.

# 2.1 Quick Turn Programming (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. The devices are identical to the Flash devices but with all Flash locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

# 2.2 Serialized Quick Turn Programming<sup>SM</sup> (SQTP<sup>SM</sup>) Devices

Microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry code, password or ID number.

### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC12F508/509/16F505 devices can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC12F508/509/16F505 devices use a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architectures where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12 bits wide, making it possible to have all single-word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (200 ns @ 20 MHz, 1 us @ 4 MHz) except for program branches.

Table 3-1 below lists program memory (Flash) and data memory (RAM) for the PIC12F508/509/16F505 devices.

TABLE 3-1: PIC12F508/509/16F505 MEMORY

| Device    | Men       | nory   |
|-----------|-----------|--------|
| Device    | Program   | Data   |
| PIC12F508 | 512 x 12  | 25 x 8 |
| PIC12F509 | 1024 x 12 | 41 x 8 |
| PIC16F505 | 1024 x 12 | 72 x 8 |

The PIC12F508/509/16F505 devices can directly or indirectly address its register files and data memory. All Special Function Registers (SFR), including the PC, are mapped in the data memory. The PIC12F508/509/16F505 devices have a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation, on any register, using any addressing mode. This symmetrical nature and lack of "special optimal situations" make programming with the PIC12F508/509/16F505 devices simple, yet efficient. In addition, the learning curve is reduced significantly.

The PIC12F508/509/16F505 devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8 bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, one operand is typically the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC) and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

Simplified block diagrams are shown in Figure 3-1 and Figure 3-2, with the corresponding pin described in Table 3-2 and Table 3-3.

FIGURE 3-1: PIC12F508/509 BLOCK DIAGRAM 12 8 **GPIO** Data Bus Program Counter Flash GP0/ISCPDAT 512 x 12 or 1024 x 12 GP1/ISCPCLK RAM 25 x 8 or GP2/T0CKI Program Stack 1 GP3/MCLR/VPP Memory 41 x 8 File GP4/OSC2 Stack 2 GP5/OSC1/CLKIN Registers Program Bus 12 RAM Addr 🙀 9 Addr MUX Instruction Reg Indirect 5-7 Addr Direct Addr FSR Reg Status Reg 8 MUX Device Reset Timer Instruction Decode and Control Power-on Reset ALU 8 Timing Generation OSC1/CLKIN C Watchdog Timer W Reg Internal RC osc Timer0 MCLR  $\boxtimes$ VDD, VSS

TABLE 3-2: PIC12F508/509 PINOUT DESCRIPTION

| Name           | Function | Input<br>Type | Output<br>Type | Description                                                                                                                                                                                                                                                   |
|----------------|----------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GP0/ICSPDAT    | GP0      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                | ICSPDAT  | ST            | CMOS           | In-Circuit Serial Programming™ data pin.                                                                                                                                                                                                                      |
| GP1/ICSPCLK    | GP1      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                | ICSPCLK  | ST            | CMOS           | In-Circuit Serial Programming clock pin.                                                                                                                                                                                                                      |
| GP2/T0CKI      | GP2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                | T0CKI    | ST            | _              | Clock input to TMR0.                                                                                                                                                                                                                                          |
| GP3/MCLR/VPP   | GP3      | TTL           | _              | Input pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                         |
|                | MCLR     | ST            | _              | Master Clear (Reset). When configured as MCLR, this pin is an active-low Reset to the device. Voltage on MCLR/VPP must not exceed VDD during normal device operation or the device will enter Programming mode. Weak pull-up always on if configured as MCLR. |
|                | VPP      | HV            | _              | Programming voltage input.                                                                                                                                                                                                                                    |
| GP4/OSC2       | GP4      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                | OSC2     |               | XTAL           | Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT and LP modes only, GPIO in other modes).                                                                                                                        |
| GP5/OSC1/CLKIN | GP5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                | OSC1     | XTAL          | _              | Oscillator crystal input.                                                                                                                                                                                                                                     |
|                | CLKIN    | ST            | _              | External clock source input.                                                                                                                                                                                                                                  |
| VDD            | VDD      | _             | Р              | Positive supply for logic and I/O pins.                                                                                                                                                                                                                       |
| Vss            | Vss      |               | Р              | Ground reference for logic and I/O pins.                                                                                                                                                                                                                      |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, HV = High Voltage

FIGURE 3-2: PIC16F505 BLOCK DIAGRAM



TABLE 3-3: PIC16F505 PINOUT DESCRIPTION

| Name            | Function | Input<br>Type | Output<br>Type | Description                                                                                                                                                                                                                                                   |
|-----------------|----------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/ICSPDAT     | RB0      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                 | ICSPDAT  | ST            | CMOS           | In-Circuit Serial Programming™ data pin.                                                                                                                                                                                                                      |
| RB1/ICSPCLK     | RB1      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                 | ICSPCLK  | ST            | CMOS           | In-Circuit Serial Programming clock pin.                                                                                                                                                                                                                      |
| RB2             | RB2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RB3/MCLR/VPP    | RB3      | TTL           | _              | Input port. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                                        |
|                 | MCLR     | ST            | _              | Master Clear (Reset). When configured as MCLR, this pin is an active-low Reset to the device. Voltage on MCLR/VPP must not exceed VDD during normal device operation or the device will enter Programming mode. Weak pull-up always on if configured as MCLR. |
|                 | VPP      | HV            | _              | Programming voltage input.                                                                                                                                                                                                                                    |
| RB4/OSC2/CLKOUT | RB4      | TTL           | CMOS           | Bidirectional I/O pin. Can be software programmed for internal weak pull-up and wake-up from Sleep on pin change.                                                                                                                                             |
|                 | OSC2     | _             | XTAL           | Oscillator crystal output. Connections to crystal or resonator in Crystal Oscillator mode (XT, HS and LP modes only).                                                                                                                                         |
|                 | CLKOUT   | _             | CMOS           | In EXTRC and INTRC modes, the pin output can be configured for CLKOUT, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate.                                                                                                            |
| RB5/OSC1/CLKIN  | RB5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                 | OSC1     | XTAL          | _              | Crystal input.                                                                                                                                                                                                                                                |
|                 | CLKIN    | ST            | _              | External clock source input.                                                                                                                                                                                                                                  |
| RC0             | RC0      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RC1             | RC1      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RC2             | RC2      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RC3             | RC3      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RC4             | RC4      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
| RC5/T0CKI       | RC5      | TTL           | CMOS           | Bidirectional I/O pin.                                                                                                                                                                                                                                        |
|                 | T0CKI    | ST            | _              | Clock input to TMR0.                                                                                                                                                                                                                                          |
| VDD             | VDD      | _             | Р              | Positive supply for logic and I/O pins.                                                                                                                                                                                                                       |
| Vss             | Vss      | _             | Р              | Ground reference for logic and I/O pins.                                                                                                                                                                                                                      |

**Legend:** I = Input, O = Output, I/O = Input/Output, P = Power, — = Not used, TTL = TTL input, ST = Schmitt Trigger input, HV = High Voltage

# 3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely Q1, Q2, Q3 and Q4. Internally, the PC is incremented every Q1 and the instruction is fetched from program memory and latched into the instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-3 and Example 3-1.

## 3.2 Instruction Flow/Pipelining

An instruction cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the PC to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the PC incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

FIGURE 3-3: CLOCK/INSTRUCTION CYCLE



#### **EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW**



All instructions are single cycle, except for any program branches. These take two cycles, since the fetch instruction is "flushed" from the pipeline, while the new instruction is being fetched and then executed.

### 4.0 MEMORY ORGANIZATION

The PIC12F508/509/16F505 memories are organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one Status register bit. For the PIC12F509 and PIC16F505, with data memory register files of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

# 4.1 Program Memory Organization for the PIC12F508/509

The PIC12F508 device has a 10-bit Program Counter (PC) and PIC12F509 has a 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space.

Only the first 512 x 12 (0000h-01FFh) for the PIC12F508, and 1K x 12 (0000h-03FFh) for the PIC12F509 are physically implemented (see Figure 4-1). Accessing a location above these boundaries will cause a wraparound within the first 512 x 12 space (PIC12F508) or 1K x 12 space (PIC12F509). The effective Reset vector is a 0000h (see Figure 4-1). Location 01FFh (PIC12F508) and location 03FFh (PIC12F509) contain the internal clock oscillator calibration value. This value should never be overwritten.

## FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC12F508/509



# 4.2 Program Memory Organization For The PIC16F505

The PIC16F505 device has a 11-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space.

The 1K x 12 (0000h-03FFh) for the PIC16F505 are physically implemented. Refer to Figure 4-2. Accessing a location above this boundary will cause a wraparound within the first 1K x 12 space. The effective Reset vector is at 0000h (see Figure 4-2). Location 03FFh contains the internal oscillator calibration value. This value should never be overwritten.

FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC16F505



## 4.3 Data Memory Organization

Data memory is composed of registers or bytes of RAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR).

The Special Function Registers include the TMR0 register, the Program Counter (PCL), the STATUS register, the I/O registers (ports) and the File Select Register (FSR). In addition, Special Function Registers are used to control the I/O port configuration and prescaler options.

The General Purpose Registers are used for data and control information under command of the instructions.

For the PIC12F508/509, the register file is composed of 7 Special Function Registers, 9 General Purpose Registers and 16 or 32 General Purpose Registers accessed by banking (see Figure 4-3 and Figure 4-4).

For the PIC16F505, the register file is composed of 8 Special Function Registers, 8 General Purpose Registers and 64 General Purpose Registers accessed by banking (Figure 4-5).

# 4.3.1 GENERAL PURPOSE REGISTER FILE

The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See Section 4.9 "Indirect Data Addressing: INDF and FSR Registers".

FIGURE 4-3: PIC12F508 REGISTER FILE MAP



FIGURE 4-4: PIC12F509 REGISTER FILE MAP



FIGURE 4-5: PIC16F505 REGISTER FILE MAP



#### 4.3.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1).

The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature.

TABLE 4-1: SPECIAL FUNCTION REGISTER (SFR) SUMMARY (PIC12F508/509)

| Address            | Name     | Bit 7                 | Bit 6                                                               | Bit 5              | Bit 4                | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset <sup>(2)</sup> | Page # |
|--------------------|----------|-----------------------|---------------------------------------------------------------------|--------------------|----------------------|-------|-------|-------|-------|----------------------------------------------|--------|
| 00h                | INDF     | Uses Cor<br>register) | ses Contents of FSR to Address Data Memory (not a physical egister) |                    |                      |       |       |       |       | xxxx xxxx                                    | 26     |
| 01h                | TMR0     | 8-bit Real            | -Time C                                                             | lock/Coι           | ınter                |       |       |       |       | xxxx xxxx                                    | 33     |
| 02h <sup>(1)</sup> | PCL      | Low-orde              | r 8 bits c                                                          | of PC              |                      |       |       |       |       | 1111 1111                                    | 25     |
| 03h                | STATUS   | GPWUF                 | _                                                                   | PA0 <sup>(5)</sup> | TO                   | PD    | Z     | DC    | С     | 0-01 1xxx <sup>(3)</sup>                     | 20     |
| 04h                | FSR      | Indirect D            | ata Men                                                             | nory Add           | lress Poi            | inter |       |       |       | 111x xxxx                                    | 26     |
| 04h <sup>(4)</sup> | FSR      | Indirect D            | ata Men                                                             | nory Add           | lress Poi            | inter |       |       |       | 110x xxxx                                    | 26     |
| 05h                | OSCCAL   | CAL6                  | CAL5                                                                | CAL4               | CAL3                 | CAL2  | CAL1  | CAL0  | _     | 1111 111-                                    | 24     |
| 06h                | GPIO     | _                     | _                                                                   | GP5                | GP4                  | GP3   | GP2   | GP1   | GP0   | xx xxxx                                      | 29     |
| N/A                | TRISGPIO | _                     | _                                                                   | I/O Con            | I/O Control Register |       |       |       |       | 11 1111                                      | 29     |
| N/A                | OPTION   | GPWU                  | GPPU                                                                | TOCS               | TOSE                 | PSA   | PS2   | PS1   | PS0   | 1111 1111                                    | 22     |

**Legend:** - = unimplemented, read as '0', x = unknown, u = unchanged, q = value depends on condition.

- Note 1: The upper byte of the Program Counter is not directly accessible. See Section 4.7 "Program Counter" for an explanation of how to access these bits.
  - 2: Other (non Power-up) Resets include external Reset through MCLR, Watchdog Timer and wake-up on pin change Reset.
  - 3: If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.
  - 4: PIC12F509 only.
  - 5: This bit is used on the PIC12F509. For code compatibility do not use this bit on the PIC12F508.

TABLE 4-2: SPECIAL FUNCTION REGISTER (SFR) SUMMARY (PIC16F505)

| Address            | Name   | Bit 7                                                                 | Bit 6      | Bit 5                | Bit 4     | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset <sup>(2)</sup> | Page # |
|--------------------|--------|-----------------------------------------------------------------------|------------|----------------------|-----------|-------|-------|-------|-------|----------------------------------------------|--------|
| 00h                | INDF   | Uses Contents of FSR to Address Data Memory (not a physical register) |            |                      |           |       |       |       |       | xxxx xxxx                                    | 26     |
| 01h                | TMR0   | 8-bit Rea                                                             | I-Time C   | lock/Cou             | nter      |       |       |       |       | xxxx xxxx                                    | 33     |
| 02h <sup>(1)</sup> | PCL    | Low-orde                                                              | r 8 bits c | of PC                |           |       |       |       |       | 1111 1111                                    | 25     |
| 03h                | STATUS | RBWUF                                                                 | _          | PA0                  | TO        | PD    | Z     | DC    | С     | 0-01 1xxx                                    | 20     |
| 04h                | FSR    | Indirect D                                                            | ata Men    | nory Add             | ress Poir | nter  |       |       |       | 100x xxxx                                    | 26     |
| 05h                | OSCCAL | CAL6                                                                  | CAL5       | CAL4                 | CAL3      | CAL2  | CAL1  | CAL0  | 1     | 1111 111-                                    | 24     |
| 06h                | PORTB  | _                                                                     | 1          | RB5                  | RB4       | RB3   | RB2   | RB1   | RB0   | xx xxxx                                      | 29     |
| 07h                | PORTC  | _                                                                     | _          | RC5                  | RC4       | RC3   | RC2   | RC1   | RC0   | xx xxxx                                      | 29     |
| N/A                | TRISB  | _                                                                     |            | I/O Control Register |           |       |       |       |       | 11 1111                                      | 29     |
| N/A                | TRISC  | _                                                                     | _          | I/O Control Register |           |       |       |       |       | 11 1111                                      | 29     |
| N/A                | OPTION | RBWU                                                                  | RBPU       | TOCS                 | TOSE      | PSA   | PS2   | PS1   | PS0   | 1111 1111                                    | 23     |

**Legend:** - = unimplemented, read as '0', x = unknown, u = unchanged, q = value depends on condition.

**Note 1:** If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

<sup>2:</sup> Other (non Power-up) Resets include external reset through MCLR, Watchdog Timer and wake-up on pin change Reset.

### 4.4 STATUS Register

Legend:

R = Readable bit

This register contains the arithmetic status of the ALU, the Reset status and the page preselect bit.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

Therefore, it is recommended that only BCF, BSF and MOVWF instructions be used to alter the STATUS register. These instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions which do affect Status bits, see **Section 8.0 "Instruction Set Summary"**.

### REGISTER 4-1: STATUS REGISTER (ADDRESS: 03h) (PIC12F508/509)

W = Writable bit

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|-------|-------|-------|-----|-----|-------|-------|-------|
| GPWUF | _     | PA0   | TO  | PD  | Z     | DC    | С     |
| bit 7 |       |       |     |     |       |       | bit 0 |

U = Unimplemented bit, read as '0'

| -n = Value at PC | PR '1' = Bit is se                                                                                        | et '0' = Bit is cl                                                                                                                                                                                             | leared                       | x = Bit is unknown                |
|------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------------------|
| bit 7            | <b>GPWUF:</b> GPIO Reset bit<br>1 = Reset due to wake-up fro<br>0 = After power-up or other F             |                                                                                                                                                                                                                |                              |                                   |
| bit 6            | Reserved: Do not use                                                                                      |                                                                                                                                                                                                                |                              |                                   |
| bit 5            |                                                                                                           |                                                                                                                                                                                                                |                              | e it for program page preselect i |
| bit 4            | TO: Time-Out bit  1 = After power-up, CLRWDT  0 = A WDT time-out occurred                                 | instruction, or SLEEP instruction                                                                                                                                                                              | 1                            |                                   |
| bit 3            | PD: Power-Down bit<br>1 = After power-up or by the<br>0 = By execution of the SLEE                        |                                                                                                                                                                                                                |                              |                                   |
| bit 2            | <b>Z</b> : Zero bit<br>1 = The result of an arithmeti<br>0 = The result of an arithmeti                   | ic or logic operation is zero<br>ic or logic operation is not zero                                                                                                                                             |                              |                                   |
| bit 1            | ADDWF:  1 = A carry from the 4th low- 0 = A carry from the 4th low- SUBWF:  1 = A borrow from the 4th low | or ADDWF and SUBWF instruction order bit of the result occurred order bit of the result did not occur-order bit of the result did not occur-order bit of the result occurred worder bit of the result occurred | cur                          |                                   |
| bit 0            |                                                                                                           | NF, SUBWF and RRF, RLF instruct  SUBWF:  1 = A borrow did not occur  0 = A borrow occurred                                                                                                                     | tions)<br>RRF <u>or</u> RLF: | o or MSb, respectively            |

Note 1: This bit is used on the PIC12F509. For code compatibility do not use this bit on the PIC12F508.

#### **REGISTER 4-2:** STATUS REGISTER (ADDRESS: 03h) (PIC16F505)

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|-------|-------|-------|-----|-----|-------|-------|-------|
| RBWUF | _     | PA0   | TO  | PD  | Z     | DC    | С     |
| bit 7 |       |       |     |     |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 **RBWUF: PORTB Reset bit** 

1 = Reset due to wake-up from Sleep on pin change

0 = After power-up or other Reset

Reserved: Do not use bit 6

bit 5 PA0: Program Page Preselect bits

> 1 = Page 1 (200h-3FFh) 0 = Page 0 (000h-1FFh) Each page is 512 bytes.

Using the PA0 bit as a general purpose read/write bit in devices which do not use it for program page

preselect is not recommended, since this may affect upward compatibility with future products.

bit 4

1 = After power-up, CLRWDT instruction, or SLEEP instruction

0 = A WDT time-out occurred

bit 3 PD: Power-Down bit

1 = After power-up or by the CLRWDT instruction

0 = By execution of the SLEEP instruction

bit 2 Z: Zero bit

> 1 = The result of an arithmetic or logic operation is zero 0 = The result of an arithmetic or logic operation is not zero

bit 1

**DC**: Digit Carry/Borrow bit (for ADDWF and SUBWF instructions)

ADDWF:

1 = A carry from the 4th low-order bit of the result occurred

0 = A carry from the 4th low-order bit of the result did not occur

1 = A borrow from the 4th low-order bit of the result did not occur

0 = A borrow from the 4th low-order bit of the result occurred

bit 0 C: Carry/Borrow bit (for ADDWF, SUBWF and RRF, RLF instructions)

> ADDWF: SUBWF: RRF or RLF:

1 = A carry occurred 1 = A borrow did not occur Load bit with LSb or MSb, respectively

0 = A carry did not occur 0 = A borrow occurred

### 4.5 OPTION Register

The OPTION register is a 8-bit wide, write-only register, which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A Reset sets the OPTION<7:0> bits.

Note: If TRIS bit is set to '0', the wake-up on change and pull-up functions are disabled for that pin (i.e., note that TRIS overrides Option control of GPPU/RBPU and GPWU/RBWU).

**Note:** If the TOCS bit is set to '1', it will override the TRIS function on the TOCKI pin.

### REGISTER 4-3: OPTION REGISTER (PIC12F508/509)

| W-1   | W-1  | W-1  | W-1  | W-1 | W-1 | W-1 | W-1   |
|-------|------|------|------|-----|-----|-----|-------|
| GPWU  | GPPU | T0CS | T0SE | PSA | PS2 | PS1 | PS0   |
| bit 7 |      |      |      |     |     |     | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

| bit 7 | <b>GPWU:</b> Enable Wake-up on Pin Change bit (GP0, GP1, GP3) |
|-------|---------------------------------------------------------------|
|       |                                                               |

1 = Disabled

0 = Enabled

bit 6 **GPPU**: Enable Weak Pull-ups bit (GP0, GP1, GP3)

1 = Disabled0 = Enabled

bit 5 Tocs: Timer0 Clock Source Select bit

1 = Transition on TOCKI pin (overrides TRIS on the TOCKI pin) 0 = Transition on internal instruction cycle clock, Fosc/4

bit 4 **T0SE**: Timer0 Source Edge Select bit

1 = Increment on high-to-low transition on the T0CKI pin 0 = Increment on low-to-high transition on the T0CKI pin

bit 3 **PSA**: Prescaler Assignment bit

1 = Prescaler assigned to the WDT

0 = Prescaler assigned to Timer0

bit 2-0 **PS<2:0>:** Prescaler Rate Select bits

| Bit Value | Timer0 Rate WDT Rate |         |  |  |  |  |  |  |
|-----------|----------------------|---------|--|--|--|--|--|--|
| 000       | 1:2                  | 1:1     |  |  |  |  |  |  |
| 001       | 1:4                  | 1:2     |  |  |  |  |  |  |
| 010       | 1:8                  | 1:4     |  |  |  |  |  |  |
| 011       | 1 : 16               | 1:8     |  |  |  |  |  |  |
| 100       | 1:32                 | 1 : 16  |  |  |  |  |  |  |
| 101       | 1 : 64               | 1:32    |  |  |  |  |  |  |
| 110       | 1 : 128              | 1 : 64  |  |  |  |  |  |  |
| 111       | 1 : 256              | 1 : 128 |  |  |  |  |  |  |

### **REGISTER 4-4: OPTION REGISTER (PIC16F505)**

| W-1   | W-1  | W-1  | W-1  | W-1 | W-1 | W-1 | W-1   |
|-------|------|------|------|-----|-----|-----|-------|
| RBWU  | RBPU | T0CS | T0SE | PSA | PS2 | PS1 | PS0   |
| bit 7 |      |      |      |     |     |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 RBWU: Enable Wake-up on Pin Change bit (RB0, RB1, RB3, RB4)

1 = Disabled

o = Enabled

bit 6 RBPU: Enable Weak Pull-ups bit (RB0, RB1, RB3, RB4)

1 = Disabled

0 = Enabled

bit 5 T0CS: Timer0 clock Source Select bit

1 = Transition on T0CKI pin (overrides TRIS on the T0CKI pin)

0 = Transition on internal instruction cycle clock, Fosc/4

bit 4 **T0SE**: Timer0 Source Edge Select bit

1 = Increment on high-to-low transition on the T0CKI pin

0 = Increment on low-to-high transition on the T0CKI pin

bit 3 **PSA**: Prescaler Assignment bit

1 = Prescaler assigned to the WDT

0 = Prescaler assigned to Timer0

bit 2-0 **PS<2:0>:** Prescaler Rate Select bits

| Bit Value | Timer0 Rate WDT Rate |         |  |  |  |  |
|-----------|----------------------|---------|--|--|--|--|
| 000       | 1:2                  | 1:1     |  |  |  |  |
| 001       | 1:4                  | 1:2     |  |  |  |  |
| 010       | 1:8                  | 1:4     |  |  |  |  |
| 011       | 1 : 16               | 1:8     |  |  |  |  |
| 100       | 1:32                 | 1:16    |  |  |  |  |
| 101       | 1 : 64               | 1:32    |  |  |  |  |
| 110       | 1 : 128              | 1:64    |  |  |  |  |
| 111       | 1 : 256              | 1 : 128 |  |  |  |  |

#### 4.6 **OSCCAL** Register

The Oscillator Calibration (OSCCAL) register is used to calibrate the internal precision 4 MHz oscillator. It contains seven bits for calibration.

Note:

Erasing the device will also erase the preprogrammed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later.

After you move in the calibration constant, do not change the value. See Section 7.2.5 "Internal 4 MHz RC Oscillator".

#### **REGISTER 4-5: OSCCAL REGISTER (ADDRESS: 05h)**

| R/W-1 | R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CAL6  | CAL5  | CAL4  | CAL3  | CAL2  | CAL1  | CAL0  | _     |
| bit 7 |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

'1' = Bit is set -n = Value at POR '0' = Bit is cleared x = Bit is unknown

bit 7-1 CAL<6:0>: Oscillator Calibration bits

0111111 = Maximum frequency

0000001

0000000 = Center frequency

1111111

1000000 = Minimum frequency

bit 0 Unimplemented: Read as '0'

### 4.7 Program Counter

As a program instruction is executed, the Program Counter (PC) will contain the address of the next program instruction to be executed. The PC value is increased by one every instruction cycle, unless an instruction changes the PC.

For a GOTO instruction, bits 8:0 of the PC are provided by the GOTO instruction word. The Program Counter (PCL) is mapped to PC<7:0>. Bit 5 of the STATUS register provides page information to bit 9 of the PC (Figure 4-6).

For a CALL instruction, or any instruction where the PCL is the destination, bits 7:0 of the PC again are provided by the instruction word. However, PC<8> does not come from the instruction word, but is always cleared (Figure 4-6).

Instructions where the PCL is the destination, or modify PCL instructions, include  ${\tt MOVWF}$  PC,  ${\tt ADDWF}$  PC and BSF PC, 5.

Note: Because PC<8> is cleared in the CALL instruction or any modify PCL instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long).

FIGURE 4-6: LOADING OF PC BRANCH INSTRUCTIONS



#### 4.7.1 EFFECTS OF RESET

The PC is set upon a Reset, which means that the PC addresses the last location in the last page (i.e., the oscillator calibration instruction). After executing MOVLW XX, the PC will roll over to location 00h and begin executing user code.

The STATUS register page preselect bits are cleared upon a Reset, which means that page 0 is pre-selected.

Therefore, upon a Reset, a GOTO instruction will automatically cause the program to jump to page 0 until the value of the page bits is altered.

#### 4.8 Stack

The PIC12F508/509/16F505 devices have a 2-deep, 12-bit wide hardware PUSH/POP stack.

A CALL instruction will PUSH the current value of Stack 1 into Stack 2 and then PUSH the current PC value, incremented by one, into Stack Level 1. If more than two sequential CALLs are executed, only the most recent two return addresses are stored.

A RETLW instruction will POP the contents of Stack Level 1 into the PC and then copy Stack Level 2 contents into Stack Level 1. If more than two sequential RETLWS are executed, the stack will be filled with the address previously stored in Stack Level 2. Note that the W register will be loaded with the literal value specified in the instruction. This is particularly useful for the implementation of data look-up tables within the program memory.

- **Note 1:** There are no Status bits to indicate stack overflows or stack underflow conditions.
  - 2: There are no instruction mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL and RETLW instructions.

# 4.9 Indirect Data Addressing: INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing.

#### 4.9.1 INDIRECT ADDRESSING

- · Register file 07 contains the value 10h
- · Register file 08 contains the value 0Ah
- · Load the value 07 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 08)
- A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no operation (although Status bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-1.

# EXAMPLE 4-1: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

| NEXT   | MOVLW<br>MOVWF<br>CLRF<br>INCF<br>BTFSC<br>GOTO | 0x10<br>FSR<br>INDF<br>FSR,F<br>FSR,4<br>NEXT | ;initialize pointer ;to RAM ;clear INDF ;register ;inc pointer ;all done? ;NO, clear next |
|--------|-------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|
| CONTIN | UE                                              |                                               | •                                                                                         |
|        | :                                               |                                               | ;YES, continue                                                                            |
|        | :                                               |                                               |                                                                                           |
|        |                                                 |                                               |                                                                                           |

The FSR is a 5-bit wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC12F508** – Does not use banking. FSR <7:5> are unimplemented and read as '1's.

**PIC12F509** – Uses FSR<5>. Selects between bank 0 and bank 1. FSR<7:6> are unimplemented, read as '1'.

**PIC16F505** – Uses FSR<6:5>. Selects from bank 0 to bank 3. FSR<7> is unimplemented, read as '1'.

FIGURE 4-7: DIRECT/INDIRECT ADDRESSING (PIC12F508/509)





### 5.0 I/O PORT

As with any other register, the I/O register(s) can be written and read under program control. However, read instructions (e.g., MOVF PORTB, W) always read the I/O pins independent of the pin's Input/Output modes. On Reset, all I/O ports are defined as input (inputs are at high-impedance) since the I/O control registers are all set.

Note: On the PIC12F508/509, I/O PORTB is referenced as GPIO. On the PIC16F505, I/O PORTB is referenced as PORTB.

#### 5.1 PORTB/GPIO

PORTB/GPIO is an 8-bit I/O register. Only the low-order 6 bits are used (RB/GP<5:0>). Bits 7 and 6 are unimplemented and read as '0's. Please note that RB3/GP3 is an input only pin. The Configuration Word can set several I/O's to alternate functions. When acting as alternate functions, the pins will read as '0' during a port read. Pins RB0/GP0, RB1/GP1, RB3/GP3 and RB4 can be configured with weak pull-ups and also for wake-up on change. The wake-up on change and weak pull-up functions are not pin selectable. If RB3/GP3/MCLR is configured as MCLR, weak pull-up is always on and wake-up on change for this pin is not enabled.

## 5.2 PORTC (PIC16F505 Only)

PORTC is an 8-bit I/O register. Only the low-order 6 bits are used (RC<5:0>). Bits 7 and 6 are unimplemented and read as '0's.

### 5.3 TRIS Registers

The Output Driver Control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a High-Impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are RB3/GP3, which is input only and the TOCKI pin, which may be controlled by the OPTION register. See Register 4-3 and Register 4-4.

Note: A read of the ports reads the pins, not the output data latches. That is, if an output driver on a pin is enabled and driven high, but the external system is holding it low, a read of the port will indicate that the pin is low.

The TRIS registers are "write-only" and are set (output drivers disabled) upon Reset.

### 5.4 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-2. All port pins, except RB3/GP3 which is input only, may be used for both input and output operations. For input operations, these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF PORTB, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except RB3/GP3) can be programmed individually as input or output.

### FIGURE 5-1: PIC12F508/509/16F505 EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN



TABLE 5-1: SUMMARY OF PORT REGISTERS

| Address | Name                    | Bit 7 | Bit 6 | Bit 5                | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0   | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|-------------------------|-------|-------|----------------------|-------|-------|-------|---------|---------|-------------------------------|---------------------------------|
| N/A     | TRISGPIO <sup>(1)</sup> | -     | _     | I/O Control Register |       |       |       | 11 1111 | 11 1111 |                               |                                 |
| N/A     | TRISB <sup>(2)</sup>    | 1     | 1     | I/O Control Register |       |       |       | 11 1111 | 11 1111 |                               |                                 |
| N/A     | TRISC <sup>(2)</sup>    | 1     | 1     | I/O Control Register |       |       |       |         | 11 1111 | 11 1111                       |                                 |
| N/A     | OPTION <sup>(1)</sup>   | GPWU  | GPPU  | TOCS                 | TOSE  | PSA   | PS2   | PS1     | PS0     | 1111 1111                     | 1111 1111                       |
| N/A     | OPTION <sup>(2)</sup>   | RBWU  | RBPU  | TOCS                 | TOSE  | PSA   | PS2   | PS1     | PS0     | 1111 1111                     | 1111 1111                       |
| 03h     | STATUS <sup>(1)</sup>   | GPWUF |       | PAO                  | TO    | PD    | Z     | DC      | С       | 0-01 1xxx                     | q00q quuu <sup>(3)</sup>        |
| 03h     | STATUS <sup>(2)</sup>   | RBWUF | 1     | PAO                  | TO    | PD    | Z     | DC      | С       | 0-01 1xxx                     | q00q quuu <sup>(3)</sup>        |
| 06h     | GPIO <sup>(1)</sup>     | 1     | 1     | GP5                  | GP4   | GP3   | GP2   | GP1     | GP0     | xx xxxx                       | uu uuuu                         |
| 06h     | PORTB <sup>(2)</sup>    | 1     | 1     | RB5                  | RB4   | RB3   | RB2   | RB1     | RB0     | xx xxxx                       | uu uuuu                         |
| 07h     | PORTC <sup>(2)</sup>    | _     | _     | RC5                  | RC4   | RC3   | RC2   | RC1     | RC0     | xx xxxx                       | uu uuuu                         |

**Legend:** Shaded cells are not used by Port registers, read as '0'. – = unimplemented, read as '0', x = unknown, u = unchanged, q = depends on condition.

**Note 1:** PIC12F508/509 only.

2: PIC16F505 only.

3: If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

### 5.5 I/O Programming Considerations

#### 5.5.1 BIDIRECTIONAL I/O PORTS

Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit 5 of PORTB/GPIO will cause all eight bits of PORTB/GPIO to be read into the CPU, bit 5 to be set and the PORTB/GPIO value to be written to the output latches. If another bit of PORTB/ GPIO is used as a bidirectional I/O pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown.

Example 5-1 shows the effect of two sequential Read-Modify-Write instructions (e.g., BCF, BSF, etc.) on an I/O port.

A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired OR", "wired AND"). The resulting high output currents may damage the chip.

### EXAMPLE 5-1:

READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT(e.g., PIC16F505)

```
; Initial PORTB Settings
; PORTB<5:3> Inputs
; PORTB<2:0> Outputs
                   PORTB latch PORTB pins
 BCF
         PORTB, 5 ; -- 01 -ppp
                                   --11 pppp
         PORTB, 4 ;--10 -ppp
 BCF
                                   --11 pppp
 MOVLW
         007h:
         PORTB
 TRIS
                   ;--10 -ppp
                                   --11 pppp
Note 1:
          The user may have expected the pin values to
          be '--00 pppp'. The 2nd BCF caused RB5 to
          be latched as the pin value (High).
```

# 5.5.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-2). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.

FIGURE 5-2: SUCCESSIVE I/O OPERATION (PIC16F505 Shown)



# 6.0 TIMERO MODULE AND TMRO REGISTER

The Timer0 module has the following features:

- · 8-bit timer/counter register, TMR0
- · Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select:
  - Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the TOCS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting the TOCS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin TOCKI. The TOSE bit (OPTION<4>) determines the source edge. Clearing the TOSE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.1 "Using Timer0 with an External Clock".

The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit, PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. **Section 6.2 "Prescaler"** details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 6-1.

#### FIGURE 6-1: TIMERO BLOCK DIAGRAM



#### FIGURE 6-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE



### FIGURE 6-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2



### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMERO

| Address | Name                         | Bit 7    | Bit 6                                  | Bit 5                | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0   | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|------------------------------|----------|----------------------------------------|----------------------|-------|-------|-------|-------|---------|-------------------------------|---------------------------------|
| 01h     | TMR0                         | Timer0 - | Timer0 – 8-bit Real-Time Clock/Counter |                      |       |       |       |       |         | xxxx xxxx                     | uuuu uuuu                       |
| N/A     | OPTION <sup>(1)</sup>        | GPWU     | GPPU                                   | T0CS                 | T0SE  | PSA   | PS2   | PS1   | PS0     | 1111 1111                     | 1111 1111                       |
| N/A     | OPTION <sup>(2)</sup>        | RBWU     | RBPU                                   | T0CS                 | T0SE  | PSA   | PS2   | PS1   | PS0     | 1111 1111                     | 1111 1111                       |
| N/A     | TRISGPIO <sup>(1), (3)</sup> | _        | _                                      | I/O Control Register |       |       |       |       | 11 1111 | 11 1111                       |                                 |
| N/A     | TRISC <sup>(2), (3)</sup>    | _        | _                                      | RC5                  | RC4   | RC3   | RC2   | RC1   | RC0     | 11 1111                       | 11 1111                         |

**Legend:** Shaded cells are not used by Timer0. - = unimplemented, x = unknown, u = unchanged.

**Note 1:** PIC12F508/509 only.

2: PIC16F505 only.

3: The TRIS of the T0CKI pin is overridden when T0CS = 1.

# 6.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

# 6.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-4). Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 2 Tt0H) and low for at least 2 Tosc (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device.

When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4 Tosc (and a small RC delay of 4 Tt0H) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 6.1.2 TIMERO INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-4 shows the delay from the external clock edge to the timer incrementing.

### FIGURE 6-4: TIMERO TIMING WITH EXTERNAL CLOCK



- Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc. (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max.
  - 2: External clock if no prescaler selected; prescaler output otherwise.
  - 3: The arrows indicate the points in time where sampling occurs.

#### 6.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer (WDT), respectively (see **Section 7.6 "Watchdog Timer (WDT)"**). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet.

Note: The prescaler may be used by either the Timer0 module or the WDT, but not both. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the WDT and vice versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. The prescaler is neither readable nor writable. On a Reset, the prescaler contains all '0's.

# 6.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device Reset, the following instruction sequence (Example 6-1) must be executed when changing the prescaler assignment from Timer0 to the WDT.

# EXAMPLE 6-1: CHANGING PRESCALER (TIMER0 $\rightarrow$ WDT)

CLRWDT ;Clear WDT

CLRF TMR0 ;Clear TMR0 & Prescaler

MOVLW '00xx1111'b;These 3 lines (5, 6, 7)

OPTION ;are required only if

;desired

CLRWDT ;PS<2:0> are 000 or 001

MOVLW '00xx1xxx'b;Set Postscaler to

OPTION ;desired WDT rate

To change the prescaler from the WDT to the Timer0 module, use the sequence shown in Example 6-2. This sequence must be used even if the WDT is disabled. A CLRWDT instruction should be executed before switching the prescaler.

# EXAMPLE 6-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMER0)

```
CLRWDT ;Clear WDT and ;prescaler

MOVLW 'xxxx0xxx' ;Select TMR0, new ;prescale value and ;clock source

OPTION
```



# 7.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. The PIC12F508/509/16F505 microcontrollers have a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These features are:

- Oscillator Selection
- · Reset:
  - Power-on Reset (POR)
  - Device Reset Timer (DRT)
  - Wake-up from Sleep on Pin Change
- Watchdog Timer (WDT)
- Sleep
- · Code Protection
- · ID Locations
- In-Circuit Serial Programming™
- · Clock Out

The PIC12F508/509/16F505 devices have a Watchdog Timer, which can be shut off only through configuration bit WDTE. It runs off of its own RC oscillator for added reliability. If using HS (PIC16F505), XT or LP selectable oscillator options, there is always an 18 ms (nominal) delay provided by the Device Reset Timer (DRT), intended to keep the chip in Reset until the crystal oscillator is stable. If using INTRC or EXTRC, there is an 18 ms delay only on VDD power-up. With this timer on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through a change on input pins or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application, including an internal 4 MHz oscillator. The EXTRC oscillator option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options.

### 7.1 Configuration Bits

The PIC12F508/509/16F505 Configuration Words consist of 12 bits. Configuration bits can be programmed to select various device configurations. Three bits are for the selection of the oscillator type; (two bits on the PIC12F508/509), one bit is the Watchdog Timer enable bit, one bit is the MCLR enable bit and one bit is for code protection (Register 7-1, Register 7-2).

### REGISTER 7-1: CONFIGURATION WORD FOR PIC12F508/509<sup>(1)</sup>

| _      | _ | _ | _ | _ | _ | _ | MCLRE | CP | WDTE | FOSC1 | FOSC0 |  |
|--------|---|---|---|---|---|---|-------|----|------|-------|-------|--|
| hit 11 |   |   |   |   |   |   |       |    |      |       | hit O |  |

bit 11 bit 0

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 11-5 Unimplemented: Read as '0'

bit 4 MCLRE: GP3/MCLR Pin Function Select bit

1 =  $GP3/\overline{MCLR}$  pin function is  $\overline{MCLR}$ 

0 = GP3/MCLR pin function is digital input, MCLR internally tied to VDD

bit 3 **CP**: Code Protection bit

1 = Code protection off

0 = Code protection on

bit 2 WDTE: Watchdog Timer Enable bit

1 = WDT enabled

o = WDT disabled

bit 1-0 FOSC<1:0>: Oscillator Selection bits

11 = EXTRC = external RC oscillator 10 = INTRC = internal RC oscillator

01 = XT oscillator

00 = LP oscillator

Note 1: Refer to the "PIC12F508/509 Memory Programming Specifications" (DS41227) to determine how to access the Configuration Word. The Configuration Word is not user addressable during device operation.

### REGISTER 7-2: CONFIGURATION WORD FOR PIC16F505<sup>(1)</sup>

| _      | _ | _ | _ | _ | 1 | MCLRE | CP | WDTE | FOSC2 | FOSC1 | FOSC0 |
|--------|---|---|---|---|---|-------|----|------|-------|-------|-------|
| hit 11 |   |   |   |   |   |       |    |      |       |       | hit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 11-6 Unimplemented: Read as '0'

bit 5 MCLRE: RB3/MCLR Pin Function Select bit

1 = RB3/ $\overline{MCLR}$  pin function is  $\overline{MCLR}$ 

0 = RB3/MCLR pin function is digital input, MCLR internally tied to VDD

bit 4 **CP:** Code Protection bit

1 = Code protection off0 = Code protection on

bit 3 WDTE: Watchdog Timer Enable bit

1 = WDT enabled0 = WDT disabled

bit 2-0 FOSC<1:0>: Oscillator Selection bits

111 = External RC oscillator/CLKOUT function on RB4/OSC2/CLKOUT pin

110 = External RC oscillator/RB4 function on RB4/OSC2/CLKOUT pin

101 = Internal RC oscillator/CLKOUT function on RB4/OSC2/CLKOUT pin

100 = Internal RC oscillator/RB4 function on RB4/OSC2/CLKOUT pin

011 = EC oscillator/RB4 function on RB4/OSC2/CLKOUT pin

010 = HS oscillator

001 = XT oscillator

000 = LP oscillator

**Note** 1: Refer to the "PIC16F505 Memory Programming Specifications" (DS41226) to determine how to access the Configuration Word. The Configuration Word is not user addressable during device operation.

### 7.2 Oscillator Configurations

#### 7.2.1 OSCILLATOR TYPES

The PIC12F508/509/16F505 devices can be operated in up to six different oscillator modes. The user can program up to three Configuration bits (FOSC<1:0> [PIC12F508/509], FOSC<2:0> [PIC16F505]). To select one of these modes:

LP: Low-Power CrystalXT: Crystal/Resonator

HS: High-Speed Crystal/Resonator
 (DIC16F505 ank)

(PIC16F505 only)

 INTRC: Internal 4 MHz Oscillator
 EXTRC: External Resistor/Capacitor
 EC: External High-Speed Clock Input (PIC16F505 only)

# 7.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In HS (PIC16F505), XT or LP modes, a crystal or ceramic resonator is connected to the (GP5/RB5)/OSC1/(CLKIN) and (GP4/RB4)/OSC2/(CLKOUT) pins to establish oscillation (Figure 7-1). The PIC12F508/509/16F505 oscillator designs require the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in HS (PIC16F505), XT or LP modes, the device can have an external clock source drive the (GP5/RB5)/OSC1/CLKIN pin (Figure 7-2). When the part is used in this fashion, the output drive levels on the OSC2 pin are very weak. This pin should be left open and unloaded. Also, when using this mode, the external clock should observe the frequency limits for the clock mode chosen (HS, XT or LP).

- Note 1: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.
  - 2: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required.

FIGURE 7-1: CRYSTAL OPERATION
(OR CERAMIC
RESONATOR)
(HS, XT OR LP OSC
CONFIGURATION)



Note 1: See Capacitor Selection tables for recommended values of C1 and C2.

- **2:** A series resistor (RS) may be required for AT strip cut crystals.
- 3: RF approx. value = 10 M $\Omega$ .

FIGURE 7-2: EXTERNAL CLOCK INPUT
OPERATION (HS, XT OR
LP OSC
CONFIGURATION)



TABLE 7-1: CAPACITOR SELECTION FOR CERAMIC RESONATORS – PIC12F508/509/16F505<sup>(1)</sup>

| Osc<br>Type       | Resonator<br>Freq. | Cap. Range<br>C1 | Cap. Range<br>C2 |
|-------------------|--------------------|------------------|------------------|
| XT                | 4.0 MHz            | 30 pF            | 30 pF            |
| HS <sup>(2)</sup> | 16 MHz             | 10-47 pF         | 10-47 pF         |

- Note 1: These values are for design guidance only. Since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external components.
  - 2: PIC16F505 only.

TABLE 7-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR – PIC12F508/509/16F505<sup>(2)</sup>

| Osc               | Resonator             | Cap. Range | Cap. Range |
|-------------------|-----------------------|------------|------------|
| Type              | Freq.                 | C1         | C2         |
| LP                | 32 kHz <sup>(1)</sup> | 15 pF      | 15 pF      |
| XT                | 200 kHz               | 47-68 pF   | 47-68 pF   |
|                   | 1 MHz                 | 15 pF      | 15 pF      |
|                   | 4 MHz                 | 15 pF      | 15 pF      |
| HS <sup>(3)</sup> | 20 MHz                | 15-47 pF   | 15-47 pF   |

- Note 1: For VDD > 4.5V, C1 = C2  $\approx$  30 pF is recommended.
  - 2: These values are for design guidance only. Rs may be required to avoid overdriving crystals with low drive level specification. Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.
  - 3: PIC16F505 only.

## 7.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 7-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7  $k\Omega$  resistor provides the negative feedback for stability. The 10  $k\Omega$  potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

# FIGURE 7-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 7-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330  $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

# FIGURE 7-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



#### 7.2.4 EXTERNAL RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit-to-unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 7-5 shows how the R/C combination is connected to the PIC12F508/509/16F505 devices. For REXT values below 3.0 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping REXT between 5.0 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

Section 10.0 "Electrical Characteristics" shows RC frequency variation from part-to-part due to normal process variation. The variation is larger for larger values of R (since leakage current variation will affect RC frequency more for large R) and for smaller values of C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications section for variation of oscillator frequency due to VDD for given REXT/CEXT values, as well as frequency variation due to operating temperature for given R, C and VDD values.

FIGURE 7-5: EXTERNAL RC OSCILLATOR MODE



#### 7.2.5 INTERNAL 4 MHz RC OSCILLATOR

The internal RC oscillator provides a fixed 4 MHz (nominal) system clock at VDD = 5V and 25°C, (see **Section 10.0** "**Electrical Characteristics**" for information on variation over voltage and temperature).

In addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal RC oscillator. This location is always uncode protected, regardless of the code-protect settings. This value is programmed as a MOVLW XX instruction where XX is the calibration value, and is placed at the Reset vector. This will load the W register with the calibration value upon Reset and the PC will then roll over to the users program at address 0x000. The user then has the option of writing the value to the OSCCAL Register (05h) or ignoring it.

OSCCAL, when written to with the calibration value, will "trim" the internal oscillator to remove process variation from the oscillator frequency.

Note: Erasing the device will also erase the preprogrammed internal calibration value for the internal oscillator. The calibration value must be read prior to erasing the part so it can be reprogrammed correctly later.

For the PIC12F508/509/16F505 devices, only bits <7:1> of OSCCAL are implemented. Bits CAL6-CAL0 are used for calibration. Adjusting CAL6-CAL0 from '0000000' to '1111111' changes the clock speed. See Register 4-5 for more information.

Note: The 0 bit of OSCCAL is unimplemented and should be written as '0' when modifying OSCCAL for compatibility with future devices.

#### 7.3 Reset

The device differentiates between various kinds of Reset:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during Sleep
- · WDT time-out Reset during normal operation
- · WDT time-out Reset during Sleep
- · Wake-up from Sleep on pin change

Some registers are not reset in any way, they are unknown on POR and unchanged in any other Reset. Most other registers are reset to "Reset state" on Power-on Reset (POR),  $\overline{\text{MCLR}}$ , WDT or Wake-up on pin change Reset during normal operation. They are not affected by a WDT Reset during Sleep or  $\overline{\text{MCLR}}$  Reset during Sleep, since these Resets are viewed as resumption of normal operation. The exceptions to this are  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$  and RBWUF/GPWUF bits. They are set or cleared differently in different Reset situations. These bits are used in software to determine the nature of Reset. See Table 7-4 for a full description of Reset states of all registers.

TABLE 7-3: RESET CONDITIONS FOR REGISTERS - PIC12F508/509

| Register           | Address | Power-on Reset           | MCLR Reset, WDT Time-out,<br>Wake-up On Pin Change |
|--------------------|---------|--------------------------|----------------------------------------------------|
| W                  | _       | qqqq qqqu <sup>(1)</sup> | qqqq qqqu <sup>(1)</sup>                           |
| INDF               | 00h     | xxxx xxxx                | uuuu uuuu                                          |
| TMR0               | 01h     | xxxx xxxx                | uuuu uuuu                                          |
| PC                 | 02h     | 1111 1111                | 1111 1111                                          |
| STATUS             | 03h     | 0001 1xxx                | q00q quuu(2), (3)                                  |
| FSR <sup>(4)</sup> | 04h     | 110x xxxx                | 11uu uuuu                                          |
| FSR <sup>(5)</sup> | 04h     | 111x xxxx                | 111u uuuu                                          |
| OSCCAL             | 05h     | 1111 111-                | uuuu uuu-                                          |
| GPIO               | 06h     | xx xxxx                  | uu uuuu                                            |
| OPTION             | _       | 1111 1111                | 1111 1111                                          |
| TRIS               | _       | 11 1111                  | 11 1111                                            |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition.

- Note 1: Bits <7:2> of W register contain oscillator calibration values due to MOVLW XX instruction at top of memory.
  - 2: See Table 7-5 for Reset value for specific conditions.
  - 3: If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.
  - 4: PIC12F509 only.
  - 5: PIC12F508 only.

TABLE 7-4: RESET CONDITIONS FOR REGISTERS - PIC16F505

| Register | Address | Power-on Reset           | MCLR Reset, WDT Time-out,<br>Wake-up On Pin Change |
|----------|---------|--------------------------|----------------------------------------------------|
| W        | _       | qqqq qqqu <sup>(1)</sup> | qqqq qqqu <sup>(1)</sup>                           |
| INDF     | 00h     | xxxx xxxx                | uuuu uuuu                                          |
| TMR0     | 01h     | xxxx xxxx                | uuuu uuuu                                          |
| PC       | 02h     | 1111 1111                | 1111 1111                                          |
| STATUS   | 03h     | 0001 1xxx                | q00q quuu <b>(2), (3)</b>                          |
| FSR      | 04h     | 100x xxxx                | 1uuu uuuu                                          |
| OSCCAL   | 05h     | 1111 111-                | uuuu uuu-                                          |
| PORTB    | 06h     | xx xxxx                  | uu uuuu                                            |
| PORTC    | 07h     | xx xxxx                  | uu uuuu                                            |
| OPTION   | _       | 1111 1111                | 1111 1111                                          |
| TRISB    | _       | 11 1111                  | 11 1111                                            |
| TRISC    | _       | 11 1111                  | 11 1111                                            |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0', <math>q = value depends on condition.

Note 1: Bits <7:2> of W register contain oscillator calibration values due to MOVLW XX instruction at top of memory.

- 2: See Table 7-5 for Reset value for specific conditions.
- 3: If Reset was due to wake-up on pin change, then bit 7 = 1. All other Resets will cause bit 7 = 0.

TABLE 7-5: RESET CONDITION FOR SPECIAL REGISTERS

|                                    | STATUS Addr: 03h | PCL Addr: 02h |
|------------------------------------|------------------|---------------|
| Power-on Reset                     | 0001 1xxx        | 1111 1111     |
| MCLR Reset during normal operation | 000u uuuu        | 1111 1111     |
| MCLR Reset during Sleep            | 0001 0uuu        | 1111 1111     |
| WDT Reset during Sleep             | 0000 0uuu        | 1111 1111     |
| WDT Reset normal operation         | 0000 uuuu        | 1111 1111     |
| Wake-up from Sleep on pin change   | 1001 0uuu        | 1111 1111     |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, read as '0'.

#### 7.3.1 MCLR ENABLE

This configuration bit, when unprogrammed (left in the '1' state), enables the external MCLR function. When programmed, the MCLR function is tied to the internal VDD and the pin is assigned to be an input only. See Figure 7-6.

FIGURE 7-6: MCLR SELECT



#### 7.4 Power-on Reset (POR)

The PIC12F508/509/16F505 devices incorporate an on-chip Power-on Reset (POR) circuitry, which provides an internal chip Reset for most power-up situations.

The on-chip POR circuit holds the chip in Reset until VDD has reached a high enough level for proper operation. To take advantage of the internal POR, program the (GP3/RB3)/MCLR/VPP pin as MCLR and tie through a resistor to VDD, or program the pin as (GP3/RB3). An internal weak pull-up resistor is implemented using a transistor (refer to Table 10-2 for the pull-up resistor ranges). This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Section 10.0 "Electrical Characteristics" for details.

When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the devices must be held in Reset until the operating parameters are met.

A simplified block diagram of the on-chip Power-on Reset circuit is shown in Figure 7-7.

The Power-on Reset circuit and the Device Reset Timer (see Section 7.5 "Device Reset Timer (DRT)") circuit are closely related. On power-up, the Reset latch is set and the DRT is reset. The DRT timer begins counting once it detects MCLR to be high. After the time-out period, which is typically 18 ms, it will reset the Reset latch and thus end the on-chip Reset signal.

A power-up example where  $\overline{\text{MCLR}}$  is held low is shown in Figure 7-8. VDD is allowed to rise and stabilize before bringing  $\overline{\text{MCLR}}$  high. The chip will actually come out of Reset TDRT msec after  $\overline{\text{MCLR}}$  goes high.

In Figure 7-9, the on-chip Power-on Reset feature is being used (MCLR and VDD are tied together or the pin is programmed to be (GP3/RB3). The VDD is stable before the start-up timer times out and there is no problem in getting a proper Reset. However, Figure 7-10 depicts a problem situation where VDD rises too slowly. The time between when the DRT senses that MCLR is high and when MCLR and VDD actually reach their full value, is too long. In this situation, when the start-up timer times out, VDD has not reached the VDD (min) value and the chip may not function correctly. For such situations, we recommend that external RC circuits be used to achieve longer POR delay times (Figure 7-9).

Note: When the devices start normal operation (exit the Reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in Reset until the operating conditions are met.

For additional information, refer to Application Notes AN522 "Power-Up Considerations" (DS00522) and AN607 "Power-up Trouble Shooting" (DS00607).

FIGURE 7-7: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



FIGURE 7-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR PULLED LOW)



FIGURE 7-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): FAST VDD RISE TIME







#### 7.5 Device Reset Timer (DRT)

On the PIC12F508/509/16F505 devices, the DRT runs any time the device is powered up. DRT runs from Reset and varies based on oscillator selection and Reset type (see Table 7-6).

The DRT operates on an internal RC oscillator. The processor is kept in Reset as long as the DRT is active. The DRT delay allows VDD to rise above VDD min. and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the devices in a Reset condition for approximately 18 ms after MCLR has reached a logic high (VIH MCLR) level. Programming (GP3/RB3)/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases. This allows savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the (GP3/RB3)/MCLR/VPP pin as a general purpose input.

The Device Reset Time delays will vary from chip-tochip due to VDD, temperature and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out from Sleep. This is particularly important for applications using the WDT to wake from Sleep mode automatically.

Reset sources are POR, MCLR, WDT time-out and wake-up on pin change. See Section 7.9.2 "Wake-up from Sleep", Notes 1, 2 and 3.

#### 7.6 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the external RC oscillator of the (GP5/RB5)/OSC1/CLKIN pin and the internal 4 MHz oscillator. This means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or Sleep, a WDT Reset or wake-up Reset, generates a device Reset.

The  $\overline{\text{TO}}$  bit (STATUS<4>) will be cleared upon a Watchdog Timer Reset.

The WDT can be permanently disabled by programming the configuration WDTE as a '0' (see **Section 7.1** "**Configuration Bits**"). Refer to the PIC12F508/509/16F505 Programming Specifications to determine how to access the Configuration Word.

TABLE 7-6: DRT (DEVICE RESET TIMER PERIOD)

| Oscillator<br>Configuration | POR Reset       | Subsequent<br>Resets |  |  |  |  |  |
|-----------------------------|-----------------|----------------------|--|--|--|--|--|
| INTOSC, EXTRC               | 18 ms (typical) | 10 μs (typical)      |  |  |  |  |  |
| HS <sup>(1)</sup> , XT, LP  | 18 ms (typical) | 18 ms (typical)      |  |  |  |  |  |
| EC <sup>(1)</sup>           | 18 ms (typical) | 10 μs (typical)      |  |  |  |  |  |

Note 1: PIC16F505 only.

#### 7.6.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see DC specs).

Under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

## 7.6.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device Reset.

The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum Sleep time before a WDT wake-up Reset.

FIGURE 7-11: WATCHDOG TIMER BLOCK DIAGRAM



TABLE 7-7: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

| Address | Name                  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|-----------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------|---------------------------------|
| N/A     | OPTION <sup>(1)</sup> | GPWU  | GPPU  | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |
| N/A     | OPTION <sup>(2)</sup> | RBWU  | RBPU  | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |

**Legend:** Shaded boxes = Not used by Watchdog Timer. – = unimplemented, read as '0', u = unchanged.

Note 1: PIC12F508/509 only. 2: PIC16F505 only.

# 7.7 Time-out Sequence, Power-down and Wake-up from Sleep Status Bits (TO, PD, GPWUF/RBWUF)

The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$  and (GPWUF/RBWUF) bits in the STATUS register can be tested to determine if a Reset condition has been caused by a Power-up condition, a  $\overline{\text{MCLR}}$  or Watchdog Timer (WDT) Reset.

TABLE 7-8: TO/PD/(GPWUF/RBWUF)
STATUS AFTER RESET

| GPWUF/<br>RBWUF | TO | PD | Reset Caused By                  |
|-----------------|----|----|----------------------------------|
| 0               | 0  | 0  | WDT wake-up from Sleep           |
| 0               | 0  | u  | WDT time-out (not from Sleep)    |
| 0               | 1  | 0  | MCLR wake-up from Sleep          |
| 0               | 1  | 1  | Power-up                         |
| 0               | u  | u  | MCLR not during Sleep            |
| 1               | 1  | 0  | Wake-up from Sleep on pin change |

**Legend:** u = unchanged

Note 1: The TO, PD and GPWUF/RBWUF bits maintain their status (u) until a Reset occurs. A low-pulse on the MCLR input does not change the TO, PD and GPWUF/RBWUF Status bits.

#### 7.8 Reset on Brown-out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC12F508/509/16F505 devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 7-12 and Figure 7-13.

FIGURE 7-12: BROWN-OUT PROTECTION CIRCUIT 1



**Note 1:** This circuit will activate Reset when VDD goes below Vz + 0.7V (where Vz = Zener voltage).

2: Pin must be confirmed as  $\overline{\text{MCLR}}$ .

## FIGURE 7-13: BROWN-OUT PROTECTION CIRCUIT 2



Note 1: This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \cdot \frac{R1}{R1 + R2} = 0.7V$$

2: Pin must be confirmed as  $\overline{\text{MCLR}}$ .

# FIGURE 7-14: BROWN-OUT PROTECTION CIRCUIT 3



Note:

This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. There are 7 different trip point selections to accommodate 5V to 3V systems.

#### 7.9 Power-down Mode (Sleep)

A device may be powered down (Sleep) and later powered up (wake-up from Sleep).

#### 7.9.1 SLEEP

The Power-Down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{\text{TO}}$  bit (STATUS<4>) is set, the  $\overline{\text{PD}}$  bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low or high-impedance).

**Note:** A Reset generated by a WDT time-out does not drive the MCLR pin low.

For lowest current consumption while powered down, the T0CKI input should be at VDD or Vss and the (GP3/RB3)/MCLR/VPP pin must be at a logic high level if MCLR is enabled.

#### 7.9.2 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- An external Reset input on (GP3/RB3)/MCLR/ VPP pin, when configured as MCLR.
- A Watchdog Timer time-out Reset (if WDT was enabled).
- A change on input pin GP0/RB0, GP1/RB1, GP3/RB3 or RB4 when wake-up on change is enabled

These events cause a device Reset. The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$  and GPWUF/RBWUF bits can be used to determine the cause of device Reset. The  $\overline{\text{TO}}$  bit is cleared if a WDT time-out occurred (and caused wake-up). The  $\overline{\text{PD}}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The GPWUF/RBWUF bit indicates a change in state while in Sleep at pins GP0/RB0, GP1/RB1, GP3/RB3 or RB4 (since the last file or bit operation on GP/RB port).

Note: Caution: Right before entering Sleep, read the input pins. When in Sleep, wake-up occurs when the values at the pins change from the state they were in at the last reading. If a wake-up on change occurs and the pins are not read before reentering Sleep, a wake-up will occur immediately even if no pins change while in Sleep mode.

The WDT is cleared when the device wakes from Sleep, regardless of the wake-up source.

# 7.10 Program Verification/Code Protection

If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

The first 64 locations and the last location (OSCCAL) can be read, regardless of the code protection bit setting.

The last memory location can be read regardless of the code protection bit setting on the PIC12F508/509/16F505 devices.

#### 7.11 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during Program/Verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as '0's.

#### 7.12 In-Circuit Serial Programming™

The PIC12F508/509/16F505 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware, or a custom firmware, to be programmed.

The devices are placed into a Program/Verify mode by holding the GP1/RB1 and GP0/RB0 pins low while raising the MCLR (VPP) pin from VIL to VIHH (see programming specification). GP1/RB1 becomes the programming clock and GP0/RB0 becomes the programming data. Both GP1/RB1 and GP0/RB0 are Schmitt Trigger inputs in this mode.

After Reset, a 6-bit command is then supplied to the device. Depending on the command, 14 bits of program data are then supplied to or from the device, depending if the command was a Load or a Read. For complete details of serial programming, please refer to the PIC12F508/509/16F505 Programming Specifications.

A typical In-Circuit Serial Programming connection is shown in Figure 7-15.

FIGURE 7-15: TYPICAL IN-CIRCUIT
SERIAL PROGRAMMING
CONNECTION



#### 8.0 INSTRUCTION SET SUMMARY

The PIC16 instruction set is highly orthogonal and is comprised of three basic categories.

- · Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

Each PIC16 instruction is a 12-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands** which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 8-1, while the various opcode fields are summarized in Table 8-1.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

TABLE 8-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                        |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                               |
| W             | Working register (accumulator)                                                                                                                                     |
| b             | Bit address within an 8-bit file register                                                                                                                          |
| k             | Literal field, constant data or label                                                                                                                              |
| х             | Don't care location (= 0 or 1) The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. |
| d             | Destination select; d = 0 (store result in W) d = 1 (store result in file register 'f') Default is d = 1                                                           |
| label         | Label name                                                                                                                                                         |
| TOS           | Top-of-Stack                                                                                                                                                       |
| PC            | Program Counter                                                                                                                                                    |
| WDT           | Watchdog Timer counter                                                                                                                                             |
| TO            | Time-out bit                                                                                                                                                       |
| PD            | Power-down bit                                                                                                                                                     |
| dest          | Destination, either the W register or the specified register file location                                                                                         |
| []            | Options                                                                                                                                                            |
| ( )           | Contents                                                                                                                                                           |
| $\rightarrow$ | Assigned to                                                                                                                                                        |
| <>            | Register bit field                                                                                                                                                 |
| €             | In the set of                                                                                                                                                      |
| italics       | User defined term (font is courier)                                                                                                                                |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Figure 8-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

# FIGURE 8-1: GENERAL FORMAT FOR INSTRUCTIONS



TABLE 8-2: INSTRUCTION SET SUMMARY

| Mnemonic, |      | Description                  |                  | 12-l   | Bit Opc | ode  | Status   | Notes   |
|-----------|------|------------------------------|------------------|--------|---------|------|----------|---------|
| Oper      | ands | Description                  | Cycles           | MSb    |         | LSb  | Affected | Notes   |
| ADDWF     | f, d | Add W and f                  | 1                | 0001   | 11df    | ffff | C, DC, Z | 1, 2, 4 |
| ANDWF     | f, d | AND W with f                 | 1                | 0001   | 01df    | ffff | Z        | 2, 4    |
| CLRF      | f    | Clear f                      | 1                | 0000   | 011f    | ffff | Z        | 4       |
| CLRW      | _    | Clear W                      | 1                | 0000   | 0100    | 0000 | Z        |         |
| COMF      | f, d | Complement f                 | 1                | 0010   | 01df    | ffff | Z        |         |
| DECF      | f, d | Decrement f                  | 1                | 0000   | 11df    | ffff | Z        | 2, 4    |
| DECFSZ    | f, d | Decrement f, Skip if 0       | 1 <sup>(2)</sup> | 0010   | 11df    | ffff | None     | 2, 4    |
| INCF      | f, d | Increment f                  | 1                | 0010   | 10df    | ffff | Z        | 2, 4    |
| INCFSZ    | f, d | Increment f, Skip if 0       | 1(2)             | 0011   | 11df    | ffff | None     | 2, 4    |
| IORWF     | f, d | Inclusive OR W with f        | 1                | 0001   | 00df    | ffff | Z        | 2, 4    |
| MOVF      | f, d | Move f                       | 1                | 0010   | 00df    | ffff | Z        | 2, 4    |
| MOVWF     | f    | Move W to f                  | 1                | 0000   | 001f    | ffff | None     | 1, 4    |
| NOP       | _    | No Operation                 | 1                | 0000   | 0000    | 0000 | None     |         |
| RLF       | f, d | Rotate left f through Carry  | 1                | 0011   | 01df    | ffff | С        | 2, 4    |
| RRF       | f, d | Rotate right f through Carry | 1                | 0011   | 00df    | ffff | С        | 2, 4    |
| SUBWF     | f, d | Subtract W from f            | 1                | 0000   | 10df    | ffff | C, DC, Z | 1, 2, 4 |
| SWAPF     | f, d | Swap f                       | 1                | 0011   | 10df    | ffff | None     | 2, 4    |
| XORWF     | f, d | Exclusive OR W with f        | 1                | 0001   | 10df    | ffff | Z        | 2, 4    |
|           |      | BIT-ORIENTED FILE REGISTE    | R OPER           | ATIONS | ;       |      |          |         |
| BCF       | f, b | Bit Clear f                  | 1                | 0100   | bbbf    | ffff | None     | 2, 4    |
| BSF       | f, b | Bit Set f                    | 1                | 0101   | bbbf    | ffff | None     | 2, 4    |
| BTFSC     | f, b | Bit Test f, Skip if Clear    | 1(2)             | 0110   | bbbf    | ffff | None     |         |
| BTFSS     | f, b | Bit Test f, Skip if Set      | 1 <sup>(2)</sup> | 0111   | bbbf    | ffff | None     |         |
|           |      | LITERAL AND CONTROL C        | PERATI           | ONS    |         |      |          |         |
| ANDLW     | k    | AND literal with W           | 1                | 1110   | kkkk    | kkkk | Z        |         |
| CALL      | k    | Call Subroutine              | 2                | 1001   | kkkk    | kkkk | None     | 1       |
| CLRWDT    | _    | Clear Watchdog Timer         | 1                | 0000   | 0000    | 0100 | TO, PD   |         |
| GOTO      | k    | Unconditional branch         | 2                | 101k   | kkkk    | kkkk | None     |         |
| IORLW     | k    | Inclusive OR literal with W  | 1                | 1101   | kkkk    | kkkk | Z        |         |
| MOVLW     | k    | Move literal to W            | 1                | 1100   | kkkk    | kkkk | None     |         |
| OPTION    | _    | Load OPTION register         | 1                | 0000   | 0000    | 0010 | None     |         |
| RETLW     | k    | Return, place literal in W   | 2                | 1000   | kkkk    | kkkk | None     |         |
| SLEEP     | _    | Go into Standby mode         | 1                | 0000   | 0000    | 0011 | TO, PD   |         |
| TRIS      | f    | Load TRIS register           | 1                | 0000   | 0000    | Offf | None     | 3       |
| XORLW     | k    | Exclusive OR literal to W    | 1                | 1111   | kkkk    | kkkk | Z        |         |

- **Note 1:** The 9th bit of the program counter will be forced to a '0' by any instruction that writes to the PC except for GOTO. See **Section 4.7 "Program Counter"**.
  - 2: When an I/O register is modified as a function of itself (e.g. MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.
  - **3:** The instruction TRIS f, where f = 6, causes the contents of the W register to be written to the tri-state latches of PORTB. A '1' forces the pin to a high-impedance state and disables the output buffers.
  - **4:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared (if assigned to TMR0).

| ADDWF            | Add W and f                                                                                                                                            |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] ADDWF f,d                                                                                                                                    |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                      |
| Operation:       | $(W) + (f) \to (dest)$                                                                                                                                 |
| Status Affected: | C, DC, Z                                                                                                                                               |
| Description:     | Add the contents of the W register and register 'f'. If 'd' is'o', the result is stored in the W register. If 'd' is '1', the result is stored back in |

| BCF              | Bit Clear f                         |
|------------------|-------------------------------------|
| Syntax:          | [label] BCF f,b                     |
| Operands:        | $0 \le f \le 31$ $0 \le b \le 7$    |
| Operation:       | $0 \rightarrow (f < b >)$           |
| Status Affected: | None                                |
| Description:     | Bit 'b' in register 'f' is cleared. |
|                  |                                     |

| ANDLW            | AND literal with W                                                                                                |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] ANDLW k                                                                                                   |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                               |  |  |  |
| Operation:       | (W).AND. $(k) \rightarrow (W)$                                                                                    |  |  |  |
| Status Affected: | Z                                                                                                                 |  |  |  |
| Description:     | The contents of the W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W register. |  |  |  |

register 'f'.

| BSF              | Bit Set f                        |
|------------------|----------------------------------|
| Syntax:          | [label] BSF f,b                  |
| Operands:        | $0 \le f \le 31$ $0 \le b \le 7$ |
| Operation:       | $1 \rightarrow (f < b >)$        |
| Status Affected: | None                             |
| Description:     | Bit 'b' in register 'f' is set.  |

| ANDWF            | AND W with f                                                                                                                                                                  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] ANDWF f,d                                                                                                                                                           |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                             |
| Operation:       | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                                            |
| Status Affected: | Z                                                                                                                                                                             |
| Description:     | The contents of the W register are AND'ed with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| Bit Test f, Skip if Clear                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [ label ] BTFSC f,b                                                                                                                                                             |
| $0 \le f \le 31$ $0 \le b \le 7$                                                                                                                                                |
| skip if $(f < b >) = 0$                                                                                                                                                         |
| None                                                                                                                                                                            |
| If bit 'b' in register 'f' is '0', then the next instruction is skipped.                                                                                                        |
| If bit 'b' is '0', then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. |
|                                                                                                                                                                                 |

| BTFSS            | Bit Test f, Skip if Set                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] BTFSS f,b                                                                                       |
| Operands:        | $0 \le f \le 31$<br>$0 \le b < 7$                                                                       |
| Operation:       | skip if (f <b>) = 1</b>                                                                                 |
| Status Affected: | None                                                                                                    |
| Description:     | If bit 'b' in register 'f' is '1', then the next instruction is skipped.                                |
|                  | If bit 'b' is '1', then the next instruction fetched during the current                                 |
|                  | instruction execution, is discarded and a NOP is executed instead, making this a two-cycle instruction. |

| CLRW             | Clear W                                         |
|------------------|-------------------------------------------------|
| Syntax:          | [label] CLRW                                    |
| Operands:        | None                                            |
| Operation:       | $00h \rightarrow (W);$ $1 \rightarrow Z$        |
| Status Affected: | Z                                               |
| Description:     | The W register is cleared. Zero bit (Z) is set. |
|                  |                                                 |
|                  |                                                 |

| CALL             | Subroutine Call                                                                                                                                                                                                                                 |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CALL k                                                                                                                                                                                                                                  |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                                                                                             |
| Operation:       | (PC) + 1 $\rightarrow$ Top-of-Stack;<br>k $\rightarrow$ PC<7:0>;<br>(STATUS<6:5>) $\rightarrow$ PC<10:9>;<br>0 $\rightarrow$ PC<8>                                                                                                              |
| Status Affected: | None                                                                                                                                                                                                                                            |
| Description:     | Subroutine call. First, return address (PC + 1) is PUSHed onto the stack. The eight-bit immediate address is loaded into PC bits <7:0>. The upper bits PC<10:9> are loaded from STATUS<6:5>, PC<8> is cleared. CALL is a two-cycle instruction. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                        |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                              |
| Operands:        | None                                                                                                                                                        |
| Operation:       | 00h $\rightarrow$ WDT;<br>0 $\rightarrow$ WDT prescaler (if assigned);<br>1 $\rightarrow$ $\overline{TO}$ ;<br>1 $\rightarrow$ $\overline{PD}$              |
| Status Affected: | TO, PD                                                                                                                                                      |
| Description:     | The CLRWDT instruction resets the WDT. It also resets the prescaler, if the prescaler is assigned to the WDT and not Timer0. Status bits TO and PD are set. |

| CLRF             | Clear f                                                        |
|------------------|----------------------------------------------------------------|
| Syntax:          | [label] CLRF f                                                 |
| Operands:        | $0 \le f \le 31$                                               |
| Operation:       | $00h \to (f);$ $1 \to Z$                                       |
| Status Affected: | Z                                                              |
| Description:     | The contents of register 'f' are cleared and the Z bit is set. |

| COMF             | Complement f                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] COMF f,d                                                                                                                                              |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                               |
| Operation:       | $(\bar{f}) 	o (dest)$                                                                                                                                           |
| Status Affected: | Z                                                                                                                                                               |
| Description:     | The contents of register 'f' are complemented. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| DECF             | Decrement f                                                                                                                              |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECF f,d                                                                                                                         |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                        |
| Operation:       | $(f)-1 \rightarrow (dest)$                                                                                                               |
| Status Affected: | Z                                                                                                                                        |
| Description:     | Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

| INCF             | Increment f                                                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] INCF f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                              |
| Operation:       | $(f) + 1 \rightarrow (dest)$                                                                                                                                   |
| Status Affected: | Z                                                                                                                                                              |
| Description:     | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                         |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                              |
| Operation:       | (f) $-1 \rightarrow d$ ; skip if result = 0                                                                                                                    |
| Status Affected: | None                                                                                                                                                           |
| Description:     | The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |
|                  | If the result is '0', the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction.            |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                         |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] INCFSZ f,d                                                                                                                                           |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                              |
| Operation:       | (f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                               |
| Status Affected: | None                                                                                                                                                           |
| Description:     | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |
|                  | If the result is '0', then the next instruction, which is already fetched, is discarded and a NOP is executed instead making it a two-cycle instruction.       |

| GOTO             | Unconditional Branch                                                                                                                                                        |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] GOTO k                                                                                                                                                              |
| Operands:        | $0 \le k \le 511$                                                                                                                                                           |
| Operation:       | $k \rightarrow PC < 8:0>$ ;<br>STATUS < 6:5> $\rightarrow PC < 10:9>$                                                                                                       |
| Status Affected: | None                                                                                                                                                                        |
| Description:     | GOTO is an unconditional branch. The 9-bit immediate value is loaded into PC bits <8:0>. The upper bits of PC are loaded from STATUS<6:5>. GOTO is a two-cycle instruction. |

| IORLW            | Inclusive OR literal with W                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] IORLW k                                                                                                  |
| Operands:        | $0 \leq k \leq 255$                                                                                              |
| Operation:       | (W) .OR. $(k) \rightarrow (W)$                                                                                   |
| Status Affected: | Z                                                                                                                |
| Description:     | The contents of the W register are OR'ed with the eight-bit literal 'k'. The result is placed in the W register. |

| IORWF            | Inclusive OR W with f                                                                                                                                           |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] IORWF f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                               |
| Operation:       | (W).OR. (f) $\rightarrow$ (dest)                                                                                                                                |
| Status Affected: | Z                                                                                                                                                               |
| Description:     | Inclusive OR the W register with register 'f'. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |

| MOVWF            | Move W to f                                    |
|------------------|------------------------------------------------|
| Syntax:          | [ label ] MOVWF f                              |
| Operands:        | $0 \le f \le 31$                               |
| Operation:       | $(W) \rightarrow (f)$                          |
| Status Affected: | None                                           |
| Description:     | Move data from the W register to register 'f'. |
|                  |                                                |
|                  |                                                |

| MOVF             | Move f                                                                                                                                                                                                                                         |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] MOVF f,d                                                                                                                                                                                                                             |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                                                                                              |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                       |
| Status Affected: | Z                                                                                                                                                                                                                                              |
| Description:     | The contents of register 'f' are moved to destination 'd'. If 'd' is '0', destination is the W register. If 'd' is '1', the destination is file register 'f'. 'd' = 1 is useful as a test of a file register, since status flag Z is affected. |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
|                  |               |
|                  |               |
|                  |               |
|                  |               |

| MOVLW            | Move Literal to W                                                                                  |
|------------------|----------------------------------------------------------------------------------------------------|
| Syntax:          | [label] MOVLW k                                                                                    |
| Operands:        | $0 \leq k \leq 255$                                                                                |
| Operation:       | $k \rightarrow (W)$                                                                                |
| Status Affected: | None                                                                                               |
| Description:     | The eight-bit literal 'k' is loaded into the W register. The "don't cares" will assembled as '0's. |

| OPTION           | Load OPTION Register                                              |
|------------------|-------------------------------------------------------------------|
| Syntax:          | [ label ] OPTION                                                  |
| Operands:        | None                                                              |
| Operation:       | $(W) \rightarrow OPTION$                                          |
| Status Affected: | None                                                              |
| Description:     | The content of the W register is loaded into the OPTION register. |

| RETLW            | Return with Literal in W                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] RETLW k                                                                                                                                                         |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                     |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                                                            |
| Status Affected: | None                                                                                                                                                                    |
| Description:     | The W register is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. |

| SLEEP            | Enter SLEEP Mode                                                                                                                                                                                                                                                                                                          |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                                                                                             |
| Operands:        | None                                                                                                                                                                                                                                                                                                                      |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT;} \\ \text{0} \rightarrow \text{WDT prescaler;} \\ \text{1} \rightarrow \overline{\text{TO}}; \\ \text{0} \rightarrow \overline{\text{PD}} \end{array}$                                                                                                                |
| Status Affected: | TO, PD, RBWUF                                                                                                                                                                                                                                                                                                             |
| Description:     | Time-out Status bit $(\overline{\text{TO}})$ is set. The Power-down Status bit $(\overline{\text{PD}})$ is cleared.  RBWUF is unaffected.  The WDT and its prescaler are cleared.  The processor is put into Sleep mode with the oscillator stopped. See Section 7.9 "Power-down Mode (Sleep)" on Sleep for more details. |
|                  |                                                                                                                                                                                                                                                                                                                           |

| RLF              | Rotate Left f through Carry                                                                                                                                                                           |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ label ] RLF f,d                                                                                                                                                                                     |  |  |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                                                     |  |  |
| Operation:       | See description below                                                                                                                                                                                 |  |  |
| Status Affected: | С                                                                                                                                                                                                     |  |  |
| Description:     | The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |

| SUBWF            | Subtract W from f                                                                                                                                                                   |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] SUBWF f,d                                                                                                                                                                   |  |  |  |  |  |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                                   |  |  |  |  |  |
| Operation:       | $(f) - (W) \rightarrow (dest)$                                                                                                                                                      |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                            |  |  |  |  |  |
| Description:     | Subtract (2's complement method) the W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                           |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] RRF f,d                                                                                                                                                                                        |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                                                      |
| Operation:       | See description below                                                                                                                                                                                  |
| Status Affected: | С                                                                                                                                                                                                      |
| Description:     | The contents of register 'f' are rotated one bit to the right through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                  |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                  |
| Operation:       | $(f<3:0>) \rightarrow (dest<7:4>);$<br>$(f<7:4>) \rightarrow (dest<3:0>)$                                                                                          |
| Status Affected: | None                                                                                                                                                               |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is 'o', the result is placed in W register. If 'd' is '1', the result is placed in register 'f'. |

| TRIS                 | Load TRIS Register                                                           |  |  |  |  |  |  |
|----------------------|------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:              | [label] TRIS f                                                               |  |  |  |  |  |  |
| Operands:            | f = 6                                                                        |  |  |  |  |  |  |
| Operation:           | $(W) \to TRIS \ register \ f$                                                |  |  |  |  |  |  |
| Status Affected:     | None                                                                         |  |  |  |  |  |  |
| Description:         | TRIS register 'f' (f = 6 or 7) is loaded with the contents of the W register |  |  |  |  |  |  |
|                      |                                                                              |  |  |  |  |  |  |
| XORLW                | Exclusive OR literal with W                                                  |  |  |  |  |  |  |
| Syntax:              | Exclusive OR literal with W  [label ] XORLW k                                |  |  |  |  |  |  |
|                      |                                                                              |  |  |  |  |  |  |
| Syntax:              | [label ] XORLW k                                                             |  |  |  |  |  |  |
| Syntax:<br>Operands: | [ <i>label</i> ] XORLW k<br>0 ≤ k ≤ 255                                      |  |  |  |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] XORWF f,d                                                                                                                                                             |
| Operands:        | $0 \le f \le 31$<br>$d \in [0,1]$                                                                                                                                               |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (dest)                                                                                                                                              |
| Status Affected: | Z                                                                                                                                                                               |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |

#### 9.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- · Integrated Development Environment
  - MPLAB® IDE Software
- · Assemblers/Compilers/Linkers
  - MPASM™ Assembler
  - MPLAB C18 and MPLAB C30 C Compilers
  - MPLINK™ Object Linker/ MPLIB™ Object Librarian
  - MPLAB ASM30 Assembler/Linker/Library
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB REAL ICE™ In-Circuit Emulator
- · In-Circuit Debugger
  - MPLAB ICD 2
- · Device Programmers
  - PICSTART® Plus Development Programmer
  - MPLAB PM3 Device Programmer
  - PICkit™ 2 Development Programmer
- Low-Cost Demonstration and Development Boards and Evaluation Kits

# 9.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows® operating system-based application that contains:

- · A single graphical interface to all debugging tools
  - Simulator
  - Programmer (sold separately)
  - Emulator (sold separately)
  - In-Circuit Debugger (sold separately)
- · A full-featured editor with color-coded context
- A multiple project manager
- Customizable data windows with direct edit of contents
- · High-level source code debugging
- Visual device initializer for easy register initialization
- · Mouse over variable inspection
- Drag and drop variables from source to watch windows
- · Extensive on-line help
- Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers

The MPLAB IDE allows you to:

- Edit your source files (either assembly or C)
- One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - Source files (assembly or C)
  - Mixed assembly and C
  - Machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power.

#### 9.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

# 9.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

#### 9.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 9.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- · Command line interface
- · Rich directive set
- · Flexible macro language
- · MPLAB IDE compatibility

#### 9.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC® DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

#### 9.7 MPLAB ICE 2000 High-Performance In-Circuit Emulator

The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft® Windows® 32-bit operating system were chosen to best make these features available in a simple, unified application.

#### 9.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC<sup>®</sup> and MCU devices. It debugs and programs PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The MPLAB REAL ICE probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with the popular MPLAB ICD 2 system (RJ11) or with the new high speed, noise tolerant, low-voltage differential signal (LVDS) interconnection (CAT5).

MPLAB REAL ICE is field upgradeable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added, such as software breakpoints and assembly code trace. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, real-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

#### 9.9 MPLAB ICD 2 In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming™ (ICSP™) protocol, offers costeffective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices.

#### 9.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications.

# 9.11 PICSTART Plus Development Programmer

The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant.

#### 9.12 PICkit 2 Development Programmer

The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers.

# 9.13 Demonstration, Development and Evaluation Boards

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ® security ICs, CAN, IrDA®, PowerSmart® battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

#### 10.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings(†)

| Ambient temperature under bias                                                                                            | 40°C to +125°C                                 |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| Storage temperature                                                                                                       | 65°C to +150°C                                 |
| Voltage on VDD with respect to Vss                                                                                        | 0 to +6.5V                                     |
| Voltage on MCLR with respect to Vss                                                                                       | 0 to +13.5V                                    |
| Voltage on all other pins with respect to Vss                                                                             | 0.3V to (V <sub>DD</sub> + 0.3V)               |
| Total power dissipation <sup>(1)</sup>                                                                                    | 800 mW                                         |
| Max. current out of Vss pin                                                                                               | 200 mA                                         |
| Max. current into VDD pin                                                                                                 | 150 mA                                         |
| Input clamp current, lik (Vi < 0 or Vi > VDD)                                                                             | ±20 mA                                         |
| Output clamp current, IOK (Vo < 0 or Vo > VDD)                                                                            | ±20 mA                                         |
| Max. output current sunk by any I/O pin                                                                                   | 25 mA                                          |
| Max. output current sourced by any I/O pin                                                                                | 25 mA                                          |
| Max. output current sourced by I/O port                                                                                   | 75 mA                                          |
| Max. output current sunk by I/O port                                                                                      | 75 mA                                          |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $- \sum IOH$ } + $\sum {(VI)^2 + \sum IOH)}$ | $DD - VOH) \times IOH + \sum (VOL \times IOL)$ |

†NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the

device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

**FIGURE 10-1:** PIC12F508/509/16F505 VOLTAGE-FREQUENCY GRAPH, -40°C  $\leq$  TA  $\leq$  +125°C 6.0 5.5 (PIC16F505 only) 5.0 4.5 VDD (Volts) 4.0 3.5 3.0 2.5 2.0 25 0 4 8 10 20 Frequency (MHz)



#### 10.1 DC Characteristics: PIC12F508/509/16F505 (Industrial)

| DC Characteristics |      | Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C $\leq$ TA $\leq$ +85°C (industrial) |        |                    |             |                          |                                                                            |
|--------------------|------|----------------------------------------------------------------------------------------------------------------------------|--------|--------------------|-------------|--------------------------|----------------------------------------------------------------------------|
| Param<br>No.       | Sym. | Characteristic                                                                                                             | Min.   | Typ <sup>(1)</sup> | Max.        | Units                    | Conditions                                                                 |
| D001               | Vdd  | Supply Voltage                                                                                                             | 2.0    |                    | 5.5         | V                        | See Figure 10-1                                                            |
| D002               | Vdr  | RAM Data Retention Voltage <sup>(2)</sup>                                                                                  | _      | 1.5*               | _           | V                        | Device in Sleep mode                                                       |
| D003               | VPOR | VDD Start Voltage to ensure<br>Power-on Reset                                                                              | _      | Vss                | _           | V                        | See Section 7.4 "Power-on Reset (POR)" for details                         |
| D004               | SVDD | VDD Rise Rate to ensure<br>Power-on Reset                                                                                  | 0.05*  | _                  | _           | V/ms                     | See Section 7.4 "Power-on Reset (POR)" for details                         |
| D010               | IDD  | Supply Current <sup>(3,4)</sup>                                                                                            | _      | 175<br>0.625       | 275<br>1.1  | μA<br>mA                 | Fosc = 4 MHz, VDD = 2.0V<br>Fosc = 4 MHz, VDD = 5.0V                       |
|                    |      |                                                                                                                            | _      | 500<br>1.5         | 650<br>2.2  | μA<br>mA                 | Fosc = 10 MHz, VDD = 3.0V<br>Fosc = 20 MHz, VDD = 5.0V<br>(PIC16F505 only) |
|                    |      |                                                                                                                            | _      | 11<br>38           | 15<br>52    | μ <b>Α</b><br>μ <b>Α</b> | Fosc = 32 kHz, VDD = 2.0V<br>Fosc = 32 kHz, VDD = 5.0V                     |
| D020               | IPD  | Power-down Current <sup>(5)</sup>                                                                                          | _<br>_ | 0.1<br>0.35        | 1.2<br>2.4  | μ <b>Α</b><br>μ <b>Α</b> | VDD = 2.0V<br>VDD = 5.0V                                                   |
| D022               | IWDT | WDT Current <sup>(5)</sup>                                                                                                 |        | 1.0<br>7.0         | 3.0<br>16.0 | μ <b>Α</b><br>μ <b>Α</b> | V <sub>DD</sub> = 2.0V<br>V <sub>DD</sub> = 5.0V                           |

- \* These parameters are characterized but not tested.
- **Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
  - 2: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.
  - **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - 4: The test conditions for all IDD measurements in active operation mode are:

    OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - 5: For standby current measurements, the conditions are the same as IDD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep.

#### 10.2 DC Characteristics: PIC12F508/509/16F505 (Extended)

| DC Characteristics |      | Standard Operating Conditions (unless otherwise specified) Operating Temperature -40°C $\leq$ Ta $\leq$ +125°C (extended) |       |                    |             |                          |                                                                            |
|--------------------|------|---------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------------|--------------------------|----------------------------------------------------------------------------|
| Param<br>No.       | Sym. | Characteristic                                                                                                            | Min.  | Typ <sup>(1)</sup> | Max.        | Units                    | Conditions                                                                 |
| D001               | Vdd  | Supply Voltage                                                                                                            | 2.0   |                    | 5.5         | V                        | See Figure 10-1                                                            |
| D002               | Vdr  | RAM Data Retention Voltage <sup>(2)</sup>                                                                                 | _     | 1.5*               | _           | V                        | Device in Sleep mode                                                       |
| D003               | VPOR | VDD Start Voltage to ensure<br>Power-on Reset                                                                             | _     | Vss                | _           | V                        | See Section 7.4 "Power-on Reset (POR)" for details                         |
| D004               | SVDD | VDD Rise Rate to ensure<br>Power-on Reset                                                                                 | 0.05* | _                  | _           | V/ms                     | See Section 7.4 "Power-on<br>Reset (POR)" for details                      |
| D010               | IDD  | Supply Current <sup>(3,4)</sup>                                                                                           | _     | 175<br>0.625       | 275<br>1.1  | μA<br>mA                 | Fosc = 4 MHz, VDD = 2.0V<br>Fosc = 4 MHz, VDD = 5.0V                       |
|                    |      |                                                                                                                           | _     | 500<br>1.5         | 650<br>2.2  | μA<br>mA                 | Fosc = 10 MHz, VDD = 3.0V<br>Fosc = 20 MHz, VDD = 5.0V<br>(PIC16F515 only) |
|                    |      |                                                                                                                           | _     | 11<br>38           | 16<br>54    | μ <b>Α</b><br>μ <b>Α</b> | Fosc = 32 kHz, VDD = 2.0V<br>Fosc = 32 kHz, VDD = 5.0V                     |
| D020               | IPD  | Power-down Current <sup>(5)</sup>                                                                                         | _     | 0.1<br>0.35        | 9.0<br>15.0 | μA<br>μA                 | VDD = 2.0V<br>VDD = 5.0V                                                   |
| D022               | IWDT | WDT Current <sup>(5)</sup>                                                                                                | _     | 1.0<br>7.0         | 18<br>22    | μ <b>Α</b><br>μ <b>Α</b> | VDD = 2.0V<br>VDD = 5.0V                                                   |

- \* These parameters are characterized but not tested.
- **Note 1:** Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.
  - 2: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.
  - **3:** The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.
  - 4: The test conditions for all IDD measurements in active operation mode are:

    OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss, T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - 5: For standby current measurements, the conditions are the same as IDD, except that the device is in Sleep mode. If a module current is listed, the current is for that specific module enabled and the device in Sleep.

#### TABLE 10-1: DC CHARACTERISTICS: PIC12F508/509/16F505 (Industrial, Extended)

| DC CHA       | Standard Operating Conditions (unless otherwise specified)  Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ (industrial) $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ (extended)  Operating voltage VDD range as described in DC specification |                                                |                   |                                 |          | .85°C (industrial)<br>.125°C (extended) |                                                                   |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|---------------------------------|----------|-----------------------------------------|-------------------------------------------------------------------|--|
| Param<br>No. | Sym.                                                                                                                                                                                                                                                                                             | Characteristic                                 | Min.              | Min. Typ† Max. Units Conditions |          |                                         |                                                                   |  |
|              | VIL                                                                                                                                                                                                                                                                                              | Input Low Voltage                              |                   |                                 |          |                                         |                                                                   |  |
|              |                                                                                                                                                                                                                                                                                                  | I/O ports:                                     |                   |                                 |          |                                         |                                                                   |  |
| D030         |                                                                                                                                                                                                                                                                                                  | with TTL buffer                                | Vss               | _                               | 0.8V     | V                                       | For all 4.5 ≤ VDD ≤ 5.5V                                          |  |
| D030A        |                                                                                                                                                                                                                                                                                                  |                                                | Vss               | _                               | 0.15 VDD | V                                       | Otherwise                                                         |  |
| D031         |                                                                                                                                                                                                                                                                                                  | with Schmitt Trigger buffer                    | Vss               | _                               | 0.15 VDD | V                                       |                                                                   |  |
| D032         |                                                                                                                                                                                                                                                                                                  | MCLR, TOCKI                                    | Vss               | _                               | 0.15 VDD | V                                       |                                                                   |  |
| D033         |                                                                                                                                                                                                                                                                                                  | OSC1 (in EXTRC)                                | Vss               | _                               | 0.15 VDD | V                                       | (Note1)                                                           |  |
| D033         |                                                                                                                                                                                                                                                                                                  | OSC1 (in HS)                                   | Vss               | _                               | 0.3 VDD  | V                                       | (Note1)                                                           |  |
| D033         |                                                                                                                                                                                                                                                                                                  | OSC1 (in XT and LP)                            | Vss               | _                               | 0.3      | V                                       | (Note1)                                                           |  |
|              | VIH                                                                                                                                                                                                                                                                                              | Input High Voltage                             |                   |                                 |          |                                         |                                                                   |  |
|              |                                                                                                                                                                                                                                                                                                  | I/O ports:                                     |                   | _                               |          |                                         |                                                                   |  |
| D040         |                                                                                                                                                                                                                                                                                                  | with TTL buffer                                | 2.0               | _                               | VDD      | V                                       | 4.5 ≤ VDD ≤ 5.5V                                                  |  |
| D040A        |                                                                                                                                                                                                                                                                                                  |                                                | 0.25 VDD<br>+ 0.8 | _                               | VDD      | V                                       | Otherwise                                                         |  |
| D041         |                                                                                                                                                                                                                                                                                                  | with Schmitt Trigger buffer                    | 0.85 VDD          | _                               | VDD      | V                                       | For entire VDD range                                              |  |
| D042         |                                                                                                                                                                                                                                                                                                  | MCLR, TOCKI                                    | 0.85 VDD          | _                               | VDD      | V                                       |                                                                   |  |
| D043         |                                                                                                                                                                                                                                                                                                  | OSC1 (in EXTRC)                                | 0.85 VDD          | _                               | VDD      | V                                       | (Note1)                                                           |  |
| D043         |                                                                                                                                                                                                                                                                                                  | OSC1 (in HS)                                   | 0.7 VDD           | _                               | VDD      | V                                       | (Note1)                                                           |  |
| D043         |                                                                                                                                                                                                                                                                                                  | OSC1 (in XT and LP)                            | 1.6               | _                               | VDD      | V                                       |                                                                   |  |
| D070         | IPUR                                                                                                                                                                                                                                                                                             | GPIO/PORTB weak pull-up current <sup>(4)</sup> | 50                | 250                             | 400      | μА                                      | VDD = 5V, VPIN = VSS                                              |  |
|              | lıL                                                                                                                                                                                                                                                                                              | Input Leakage Current <sup>(2), (3)</sup>      |                   |                                 |          |                                         |                                                                   |  |
| D060         |                                                                                                                                                                                                                                                                                                  | I/O ports                                      | _                 | _                               | ± 1      | μΑ                                      | Vss ≤ VPIN ≤ VDD, Pin at high-impedance                           |  |
| D061         |                                                                                                                                                                                                                                                                                                  | GP3/RB3/MCLRI <sup>(5)</sup>                   | 50                | 250                             | 400      | μΑ                                      | VDD = 5V                                                          |  |
| D061A        |                                                                                                                                                                                                                                                                                                  | GP3/RB3/MCLRI <sup>(6)</sup>                   | _                 | ± 0.7                           | ± 5      | μΑ                                      | Vss ≤ VPIN ≤ VDD                                                  |  |
| D063         |                                                                                                                                                                                                                                                                                                  | OSC1                                           | _                 | _                               | ± 5      | μА                                      | Vss ≤ VPIN ≤ VDD, XT, HS and LP oscillator configuratio           |  |
|              |                                                                                                                                                                                                                                                                                                  | Output Low Voltage                             |                   |                                 |          |                                         |                                                                   |  |
| D080         |                                                                                                                                                                                                                                                                                                  | I/O ports/CLKOUT                               | _                 | _                               | 0.6      | V                                       | IOL = 8.5 mA, VDD = 4.5V, -40°C to +85°C                          |  |
| D080A        |                                                                                                                                                                                                                                                                                                  |                                                | _                 | _                               | 0.6      | V                                       | IOL = 7.0 mA, VDD = 4.5V, -40°C to +125°C                         |  |
| D083         |                                                                                                                                                                                                                                                                                                  | OSC2                                           | _                 | _                               | 0.6      | V                                       | IOL = 1.6 mA, VDD = 4.5V, -40°C to +85°C                          |  |
| D083A        |                                                                                                                                                                                                                                                                                                  |                                                | _                 | _                               | 0.6      | V                                       | IOL = 1.2 mA, VDD = 4.5V, -40°C to +125°C                         |  |
|              |                                                                                                                                                                                                                                                                                                  | Output High Voltage                            |                   |                                 |          |                                         |                                                                   |  |
| D090         |                                                                                                                                                                                                                                                                                                  | I/O ports/CLKOUT <sup>(3)</sup>                | VDD - 0.7         | _                               | _        | V                                       | IOH = -3.0 mA, VDD = 4.5V, -40°C to +85°C                         |  |
| D090A        |                                                                                                                                                                                                                                                                                                  |                                                | VDD - 0.7         | _                               | _        | V                                       | IOH = -2.5 mA, VDD = 4.5V, -40°C to +125°C                        |  |
| D092         |                                                                                                                                                                                                                                                                                                  | OSC2                                           | VDD - 0.7         | -                               | _        | V                                       | IOH = -1.3 mA, VDD = 4.5V, -40°C to +85°C                         |  |
| D092A        |                                                                                                                                                                                                                                                                                                  |                                                | VDD - 0.7         | _                               | _        | V                                       | IOH = -1.0 mA, VDD = 4.5V, -40°C to +125°C                        |  |
|              |                                                                                                                                                                                                                                                                                                  | Capacitive Loading Specs on Output Pins        |                   |                                 |          |                                         |                                                                   |  |
| D100         |                                                                                                                                                                                                                                                                                                  | OSC2 pin                                       | _                 | _                               | 15       | pF                                      | In XT, HS and LP modes when external clock is used to drive OSC1. |  |
| D101         |                                                                                                                                                                                                                                                                                                  | All I/O pins and OSC2                          | _                 | _                               | 50       | pF                                      |                                                                   |  |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

- 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
- **3:** Negative current is defined as coming out of the pin.
- 4: Does not include GP3/RB3. For GP3/RB3 see parameters D061 and D061A.
- This specification applies to GP3/RB3/MCLR configured as external MCLR and GP3/RB3/MCLR configured as input with internal pull-up enabled.
- 6: This specification applies when GP3/RB3/MCLR is configured as an input with pull-up disabled. The leakage current of the MCLR circuit is higher than the standard I/O logic.

Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12F508/509/16F505 be driven with external clock in RC mode.

TABLE 10-2: PULL-UP RESISTOR RANGES - PIC12F508/509/16F505

| VDD (Volts)    | Temperature (°C) | Min. | Тур. | Max. |
|----------------|------------------|------|------|------|
| GP0(RBO)/GP1(R |                  |      |      |      |
| 2.0            | -40              | 73K  | 105K | 186K |
|                | 25               | 73K  | 113K | 187K |
|                | 85               | 82K  | 123K | 190K |
|                | 125              | 86K  | 132k | 190K |
| 5.5            | -40              | 15K  | 21K  | 33K  |
|                | 25               | 15K  | 22K  | 34K  |
|                | 85               | 19K  | 26k  | 35K  |
|                | 125              | 23K  | 29K  | 35K  |
| GP3(RB3)       |                  |      |      |      |
| 2.0            | <b>–40</b>       | 63K  | 81K  | 96K  |
|                | 25               | 77K  | 93K  | 116K |
|                | 85               | 82K  | 96k  | 116K |
|                | 125              | 86K  | 100K | 119K |
| 5.5            | <b>–40</b>       | 16K  | 20k  | 22K  |
|                | 25               | 16K  | 21K  | 23K  |
|                | 85               | 24K  | 25k  | 28K  |
|                | 125              | 26K  | 27K  | 29K  |

<sup>\*</sup> These parameters are characterized but not tested.

#### 10.3 Timing Parameter Symbology and Load Conditions - PIC12F508/509/16F505

The timing parameter symbols have been created following one of the following formats:

- 1. TppS2ppS
- 2. TppS

| T           |        |
|-------------|--------|
| F Frequency | T Time |

Lowercase subscripts (pp) and their meanings:

| рр  |                    |     |                |
|-----|--------------------|-----|----------------|
| 2   | to                 | mc  | MCLR           |
| ck  | CLKOUT             | osc | Oscillator     |
| су  | Cycle time         | os  | OSC1           |
| drt | Device Reset Timer | tO  | T0CKI          |
| io  | I/O port           | wdt | Watchdog Timer |

Uppercase letters and their meanings:

| S |                          |   |                |
|---|--------------------------|---|----------------|
| F | Fall                     | Р | Period         |
| Н | High                     | R | Rise           |
| 1 | Invalid (high-impedance) | V | Valid          |
| L | Low                      | Z | High-impedance |

#### FIGURE 10-3: LOAD CONDITIONS - PIC12F508/509/16F505



#### FIGURE 10-4: EXTERNAL CLOCK TIMING - PIC12F508/509/16F505



TABLE 10-3: EXTERNAL CLOCK TIMING REQUIREMENTS - PIC12F508/509/16F505

| AC CHARACTERISTICS |       |                                      |      | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (industrial), $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ (extended) Operating Voltage VDD range is described in Section 10.1 "Poweron Reset (POR)" |        |       |                                         |  |  |  |
|--------------------|-------|--------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----------------------------------------|--|--|--|
| Param<br>No.       | Sym.  | Characteristic                       | Min. | Typ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                | Max.   | Units | Conditions                              |  |  |  |
| 1A                 | Fosc  | External CLKIN Frequency(2)          | DC   | _                                                                                                                                                                                                                                                                                                                 | 4      | MHz   | XT Oscillator mode                      |  |  |  |
|                    |       |                                      | DC   | _                                                                                                                                                                                                                                                                                                                 | 20     | MHz   | EC, HS Oscillator mode (PIC16F505 only) |  |  |  |
|                    |       |                                      | DC   | _                                                                                                                                                                                                                                                                                                                 | 200    | kHz   | LP Oscillator mode                      |  |  |  |
|                    |       | Oscillator Frequency <sup>(2)</sup>  | _    | _                                                                                                                                                                                                                                                                                                                 | 4      | MHz   | EXTRC Oscillator mode                   |  |  |  |
|                    |       |                                      | 0.1  | _                                                                                                                                                                                                                                                                                                                 | 4      | MHz   | XT Oscillator mode                      |  |  |  |
|                    |       |                                      | 4    | _                                                                                                                                                                                                                                                                                                                 | 20     | MHz   | HS Oscillator mode (PIC16F505 only)     |  |  |  |
|                    |       |                                      | _    |                                                                                                                                                                                                                                                                                                                   | 200    | kHz   | LP Oscillator mode                      |  |  |  |
| 1                  | Tosc  | External CLKIN Period <sup>(2)</sup> | 250  | _                                                                                                                                                                                                                                                                                                                 |        | ns    | XT Oscillator mode                      |  |  |  |
|                    |       |                                      | 50   | _                                                                                                                                                                                                                                                                                                                 | _      | ns    | EC, HS Oscillator mode (PIC16F505 only) |  |  |  |
|                    |       |                                      | 5    | _                                                                                                                                                                                                                                                                                                                 |        | μs    | LP Oscillator mode                      |  |  |  |
|                    |       | Oscillator Period <sup>(2)</sup>     | 250  | _                                                                                                                                                                                                                                                                                                                 |        | ns    | EXTRC Oscillator mode                   |  |  |  |
|                    |       |                                      | 250  | _                                                                                                                                                                                                                                                                                                                 | 10,000 | ns    | XT Oscillator mode                      |  |  |  |
|                    |       |                                      | 50   | _                                                                                                                                                                                                                                                                                                                 | 250    | ns    | HS Oscillator mode (PIC16F505 only)     |  |  |  |
|                    |       |                                      | 5    | _                                                                                                                                                                                                                                                                                                                 | _      | μs    | LP Oscillator mode                      |  |  |  |
| 2                  | TCY   | Instruction Cycle Time               | 200  | 4/Fosc                                                                                                                                                                                                                                                                                                            |        | ns    |                                         |  |  |  |
| 3                  | TosL, | Clock in (OSC1) Low or High          | 50*  | _                                                                                                                                                                                                                                                                                                                 |        | ns    | XT Oscillator                           |  |  |  |
|                    | TosH  | Time                                 | 2*   | _                                                                                                                                                                                                                                                                                                                 |        | μs    | LP Oscillator                           |  |  |  |
|                    |       |                                      | 10*  | _                                                                                                                                                                                                                                                                                                                 | _      | ns    | EC, HS Oscillator<br>(PIC16F505 only)   |  |  |  |
| 4                  | TosR, | Clock in (OSC1) Rise or Fall         | _    | _                                                                                                                                                                                                                                                                                                                 | 25*    | ns    | XT Oscillator                           |  |  |  |
|                    | TosF  | Time                                 | —    | _                                                                                                                                                                                                                                                                                                                 | 50*    | ns    | LP Oscillator                           |  |  |  |
|                    |       |                                      | —    | _                                                                                                                                                                                                                                                                                                                 | 15*    | ns    | EC, HS Oscillator                       |  |  |  |

<sup>\*</sup> These parameters are characterized but not tested.

- **Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 2: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

(PIC16F505 only)

TABLE 10-4: CALIBRATED INTERNAL RC FREQUENCIES - PIC12F508/509/16F505

| AC CHARACTERISTICS       |      |                                                        | Standard Operating Conditions (unless otherwise specified)  Operating Temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ (industrial), $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ (extended) |                                |                      |                      |                   |                                                                                                                                                |  |
|--------------------------|------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------|----------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param No. Characteristic |      |                                                        | Freq<br>Tolerance                                                                                                                                                                                                                   | · I WIIN I IVNT I WAY I LINITS |                      |                      |                   | Conditions                                                                                                                                     |  |
| F10                      | Fosc | Internal Calibrated<br>INTOSC Frequency <sup>(1)</sup> | ± 1%<br>± 2%<br>± 5%                                                                                                                                                                                                                | 3.96<br>3.92<br>3.80           | 4.00<br>4.00<br>4.00 | 4.04<br>4.08<br>4.20 | MHz<br>MHz<br>MHz | VDD = 3.5V, TA = 25°C<br>2.5V ≤ VDD ≤ 5.5V<br>0°C ≤ TA ≤ +85°C<br>2.0V ≤ VDD ≤ 5.5V<br>-40°C ≤ TA ≤ +85°C (Ind.)<br>-40°C ≤ TA ≤ +125°C (Ext.) |  |

- \* These parameters are characterized but not tested.
- † Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1 uF and 0.01 uF values in parallel are recommended.

FIGURE 10-5: I/O TIMING - PIC12F508/509/16F505



Note: All tests must be done with specified capacitive loads (see data sheet) 50 pF on I/O pins and CLKOUT.

TABLE 10-5: TIMING REQUIREMENTS - PIC12F508/509/16F505

| AC<br>CHARAC | CTERISTICS | Standard Operating Conditions (unless otherwise special operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (industrial) $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ (extended) Operating Voltage VDD range is described in <b>Section 10.1</b> | ,    |                    |      |       |  |
|--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------|--|
| Param<br>No. | Sym.       | Characteristic                                                                                                                                                                                                                                                                                 | Min. | Typ <sup>(1)</sup> | Max. | Units |  |
| 17           | TosH2ioV   | OSC1↑ (Q1 cycle) to Port Out Valid <sup>(2), (3)</sup>                                                                                                                                                                                                                                         | _    | _                  | 100* | ns    |  |
| 18           | TosH2ioI   | OSC1↑ (Q2 cycle) to Port Input Invalid (I/O in hold time) <sup>(2)</sup>                                                                                                                                                                                                                       | 50   | _                  | _    | ns    |  |
| 19           | TioV2osH   | Port Input Valid to OSC1↑ (I/O in setup time)                                                                                                                                                                                                                                                  | 20   | _                  | _    | ns    |  |
| 20           | TioR       | Port Output Rise Time <sup>(3)</sup>                                                                                                                                                                                                                                                           | _    | 10                 | 25** | ns    |  |
| 21           | TioF       | Port Output Fall Time <sup>(3)</sup>                                                                                                                                                                                                                                                           | _    | 10                 | 25** | ns    |  |

- These parameters are characterized but not tested.
- \*\* These parameters are design targets and are not tested.
- **Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
  - 2: Measurements are taken in EXTRC mode.
  - 3: See Figure 10-3 for loading conditions.

FIGURE 10-6: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER TIMING – PIC12F508/509/16F505



TABLE 10-6: RESET, WATCHDOG TIMER AND DEVICE RESET TIMER - PIC12F508/509/16F505

| AC CHARACTERISTICS       |      |                                               |          | Standard Operating Conditions (unless otherwise specified) Operating Temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ (industrial) $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ (extended) |            |          |                                                  |  |  |
|--------------------------|------|-----------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|--------------------------------------------------|--|--|
| Param No. Characteristic |      |                                               | Min.     | Typ <sup>(1)</sup>                                                                                                                                                                                                                | Max.       | Units    | Conditions                                       |  |  |
| 30                       | TMCL | MCLR Pulse Width (low)                        | 2000*    | _                                                                                                                                                                                                                                 | _          | ns       | VDD = 5.0V                                       |  |  |
| 31                       | TWDT | Watchdog Timer Time-out Period (no prescaler) | 9*<br>9* | 18*<br>18*                                                                                                                                                                                                                        | 30*<br>40* | ms<br>ms | VDD = 5.0V (Industrial)<br>VDD = 5.0V (Extended) |  |  |
| 32                       | TDRT | Device Reset Timer Period <sup>(2)</sup>      | 9*<br>9* | 18*<br>18*                                                                                                                                                                                                                        | 30*<br>40* | ms<br>ms | VDD = 5.0V (Industrial)<br>VDD = 5.0V (Extended) |  |  |
| 34                       | Tıoz | I/O High-impedance from MCLR low              | _        | _                                                                                                                                                                                                                                 | 2000*      | ns       |                                                  |  |  |

<sup>\*</sup> These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 10-7: TIMER0 CLOCK TIMINGS - PIC12F508/509/16F505



TABLE 10-7: TIMERO CLOCK REQUIREMENTS - PIC12F508/509/16F505

| AC CHARACTERISTICS |      |                   | Operating Temp | ating Conditions (u<br>perature -40°C ≤ TA ≤<br>-40°C ≤ TA ≤<br>ge VDD range is desc<br>Power-on Reset (PO | ≤ +85°C<br>≤ +125°<br>cribed in | (indus<br>C (exte | strial)       | ecified)                                              |   |    |  |
|--------------------|------|-------------------|----------------|------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|---------------|-------------------------------------------------------|---|----|--|
| Param<br>No.       | Sym. | Characte          | eristic        | Min.                                                                                                       | Typ <sup>(1)</sup>              | Max.              | Units         | Conditions                                            |   |    |  |
| 40                 | Tt0H | Tt0H              | Tt0H           | Tt0H                                                                                                       | T0CKI High Pulse                | No Prescaler      | 0.5 Tcy + 20* | _                                                     | _ | ns |  |
|                    |      | Width             | With Prescaler | 10*                                                                                                        | _                               | _                 | ns            |                                                       |   |    |  |
| 41                 | Tt0L | L T0CKI Low Pulse | No Prescaler   | 0.5 Tcy + 20*                                                                                              | _                               | _                 | ns            |                                                       |   |    |  |
|                    |      | Width             | With Prescaler | 10*                                                                                                        | _                               | _                 | ns            |                                                       |   |    |  |
| 42                 | Tt0P | T0CKI Period      |                | 20 or Tcy + 40* N                                                                                          | _                               | _                 | ns            | Whichever is greater.  N = Prescale Value (1 2 4 256) |   |    |  |

<sup>\*</sup> These parameters are characterized but not tested.

**Note 1:** Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### 11.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

"Typical" represents the mean of the distribution at 25°C. "Maximum" or "minimum" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where s is a standard deviation, over each temperature range.

FIGURE 11-1: IDD vs. VDD at Fosc = 4 MHz



FIGURE 11-2: IDD vs. Fosc Over VDD (HS MODE, PIC16F505 ONLY)



FIGURE 11-3: TYPICAL IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)



FIGURE 11-4: MAXIMUM IPD vs. VDD (SLEEP MODE, ALL PERIPHERALS DISABLED)



FIGURE 11-5: TYPICAL WDT IPD vs. VDD



FIGURE 11-6: MAXIMUM WDT IPD vs. VDD OVER TEMPERATURE



FIGURE 11-7: WDT TIME-OUT or DEVICE RESET TIMER vs. VDD OVER TEMPERATURE (NO WDT PRESCALER)<sup>(1)</sup>



Note 1: Device Reset Timer (DRT) values are for case of Reset of power-up. Table 7-6 shows DRT values for the case of other types of Reset events.

FIGURE 11-8: Vol vs. Iol OVER TEMPERATURE (VDD = 3.0V)



FIGURE 11-9: Vol vs. Iol OVER TEMPERATURE (VDD = 5.0V)



FIGURE 11-10: VOH vs. IOH OVER TEMPERATURE (VDD = 3.0V)



FIGURE 11-11: VOH vs. IOH OVER TEMPERATURE (VDD = 5.0V)



FIGURE 11-12: TTL INPUT THRESHOLD VIN vs. VDD



FIGURE 11-13: SCHMITT TRIGGER INPUT THRESHOLD VIN vs. VDD



## 12.0 PACKAGING INFORMATION

## 12.1 Package Marking Information

8-Lead PDIP



8-Lead SOIC (3.90 mm)



8-Lead MSOP



8-Lead 2x3 DFN\*



Example



Example



Example



Example



Legend: XX...X Customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code
B-free JEDEC designator for Matte Tin (Sn)
This package is Pb-free. The Pb-free JEDEC designator (3)
can be found on the outer packaging for this package.

**Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

device marking consists of Microchip part number, year code, week code, and traceability

### 12.1 Package Marking Information (Continued)

14-Lead PDIP (300 mil)



Example



14-Lead SOIC (3.90 mm)



Example



14-Lead TSSOP (4.4 mm)



Example



TABLE 12-1: 8-LEAD 2X3 DFN (MC) TOP MARKING

| Part Number          | Marking |
|----------------------|---------|
| PIC12F508 (T) - I/MC | BN0     |
| PIC12F508-E/MC       | BP0     |
| PIC12F509 (T) - I/MC | BQ0     |
| PIC12F509-E/MC       | BR0     |

## 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP]



|                            | Units    |      | INCHES   |      |
|----------------------------|----------|------|----------|------|
| Dimension                  | n Limits | MIN  | NOM      | MAX  |
| Number of Pins             | N        |      | 8        |      |
| Pitch                      | е        |      | .100 BSC |      |
| Top to Seating Plane       | Α        | _    | _        | .210 |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |
| Base to Seating Plane      | A1       | .015 | _        | _    |
| Shoulder to Shoulder Width | Е        | .290 | .310     | .325 |
| Molded Package Width       | E1       | .240 | .250     | .280 |
| Overall Length             | D        | .348 | .365     | .400 |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |
| Lead Thickness             | С        | .008 | .010     | .015 |
| Upper Lead Width           | b1       | .040 | .060     | .070 |
| Lower Lead Width           | b        | .014 | .018     | .022 |
| Overall Row Spacing §      | eВ       | _    | -        | .430 |

### Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]



|                          | Units    |          | MILLIMETERS |      |
|--------------------------|----------|----------|-------------|------|
| Dimension                | n Limits | MIN      | NOM         | MAX  |
| Number of Pins           | N        |          | 8           |      |
| Pitch                    | е        |          | 1.27 BSC    |      |
| Overall Height           | Α        | _        | _           | 1.75 |
| Molded Package Thickness | A2       | 1.25     | _           | _    |
| Standoff §               | A1       | 0.10     | _           | 0.25 |
| Overall Width            | Е        | 6.00 BSC |             |      |
| Molded Package Width     | E1       | 3.90 BSC |             |      |
| Overall Length           | D        | 4.90 BSC |             |      |
| Chamfer (optional)       | h        | 0.25     | _           | 0.50 |
| Foot Length              | L        | 0.40     | _           | 1.27 |
| Footprint                | L1       |          | 1.04 REF    |      |
| Foot Angle               | ф        | 0°       | _           | 8°   |
| Lead Thickness           | С        | 0.17     | _           | 0.25 |
| Lead Width               | b        | 0.31     | _           | 0.51 |
| Mold Draft Angle Top     | α        | 5°       | _           | 15°  |
| Mold Draft Angle Bottom  | β        | 5°       | _           | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC]



**RECOMMENDED LAND PATTERN** 

| Units                   |           | MILLIMETERS |          |      |
|-------------------------|-----------|-------------|----------|------|
| Dimensi                 | on Limits | MIN         | NOM      | MAX  |
| Contact Pitch           | E         |             | 1.27 BSC |      |
| Contact Pad Spacing     | С         |             | 5.40     |      |
| Contact Pad Width (X8)  | X1        |             |          | 0.60 |
| Contact Pad Length (X8) | Y1        |             |          | 1.55 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2057A

## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP]



| Units                    |           | MILLIMETERS |          |      |
|--------------------------|-----------|-------------|----------|------|
| Dimensi                  | on Limits | MIN         | NOM      | MAX  |
| Number of Pins           | N         |             | 8        |      |
| Pitch                    | е         |             | 0.65 BSC |      |
| Overall Height           | Α         | _           | _        | 1.10 |
| Molded Package Thickness | A2        | 0.75        | 0.85     | 0.95 |
| Standoff                 | A1        | 0.00        | -        | 0.15 |
| Overall Width            | E         | 4.90 BSC    |          | •    |
| Molded Package Width     | E1        | 3.00 BSC    |          |      |
| Overall Length           | D         |             | 3.00 BSC |      |
| Foot Length              | L         | 0.40        | 0.60     | 0.80 |
| Footprint                | L1        | 0.95 REF    |          |      |
| Foot Angle               | ф         | 0°          | _        | 8°   |
| Lead Thickness           | С         | 0.08        | _        | 0.23 |
| Lead Width               | b         | 0.22        | _        | 0.40 |

#### Notes

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

## 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9 mm Body [DFN]



|                        | Units    |          | MILLIMETERS |      |
|------------------------|----------|----------|-------------|------|
| Dimensio               | n Limits | MIN      | NOM         | MAX  |
| Number of Pins         | N        |          | 8           |      |
| Pitch                  | е        | 0.50 BSC |             |      |
| Overall Height         | Α        | 0.80     | 0.90        | 1.00 |
| Standoff               | A1       | 0.00     | 0.02        | 0.05 |
| Contact Thickness      | A3       | 0.20 REF |             |      |
| Overall Length         | D        | 2.00 BSC |             |      |
| Overall Width          | E        |          | 3.00 BSC    |      |
| Exposed Pad Length     | D2       | 1.30     | _           | 1.75 |
| Exposed Pad Width      | E2       | 1.50     | _           | 1.90 |
| Contact Width          | b        | 0.18     | 0.25        | 0.30 |
| Contact Length         | L        | 0.30     | 0.40        | 0.50 |
| Contact-to-Exposed Pad | K        | 0.20     | _           | _    |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package may have one or more exposed tie bars at ends.
- 3. Package is saw singulated.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

## 14-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]



|                            | Units    |      | INCHES   |      |
|----------------------------|----------|------|----------|------|
| Dimensio                   | n Limits | MIN  | NOM      | MAX  |
| Number of Pins             | N        |      | 14       |      |
| Pitch                      | е        |      | .100 BSC |      |
| Top to Seating Plane       | Α        | _    | _        | .210 |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |
| Base to Seating Plane      | A1       | .015 | _        | _    |
| Shoulder to Shoulder Width | E        | .290 | .310     | .325 |
| Molded Package Width       | E1       | .240 | .250     | .280 |
| Overall Length             | D        | .735 | .750     | .775 |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |
| Lead Thickness             | С        | .008 | .010     | .015 |
| Upper Lead Width           | b1       | .045 | .060     | .070 |
| Lower Lead Width           | b        | .014 | .018     | .022 |
| Overall Row Spacing §      | eB       | -    | -        | .430 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located with the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-005B

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]



|                          | Units            | MILLIMETERS |          | 3    |
|--------------------------|------------------|-------------|----------|------|
|                          | Dimension Limits | MIN         | NOM      | MAX  |
| Number of Pins           | N                |             | 14       |      |
| Pitch                    | е                |             | 1.27 BSC |      |
| Overall Height           | A                | _           | _        | 1.75 |
| Molded Package Thickness | A2               | 1.25        | _        | _    |
| Standoff §               | A1               | 0.10        | _        | 0.25 |
| Overall Width            | E                | 6.00 BSC    |          |      |
| Molded Package Width     | E1               | 3.90 BSC    |          |      |
| Overall Length           | D                |             | 8.65 BSC |      |
| Chamfer (optional)       | h                | 0.25        | _        | 0.50 |
| Foot Length              | L                | 0.40        | _        | 1.27 |
| Footprint                | L1               |             | 1.04 REF |      |
| Foot Angle               | ф                | 0°          | _        | 8°   |
| Lead Thickness           | С                | 0.17        | _        | 0.25 |
| Lead Width               | b                | 0.31        | _        | 0.51 |
| Mold Draft Angle Top     | α                | 5°          | _        | 15°  |
| Mold Draft Angle Bottom  | β                | 5°          | _        | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

## 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP]



|                          | Units     |          | MILLIMETERS |      |
|--------------------------|-----------|----------|-------------|------|
| Dimensi                  | on Limits | MIN      | NOM         | MAX  |
| Number of Pins           | N         |          | 14          |      |
| Pitch                    | е         |          | 0.65 BSC    |      |
| Overall Height           | А         | _        | _           | 1.20 |
| Molded Package Thickness | A2        | 0.80     | 1.00        | 1.05 |
| Standoff                 | A1        | 0.05     | _           | 0.15 |
| Overall Width            | E         | 6.40 BSC |             |      |
| Molded Package Width     | E1        | 4.30     | 4.40        | 4.50 |
| Molded Package Length    | D         | 4.90     | 5.00        | 5.10 |
| Foot Length              | L         | 0.45     | 0.60        | 0.75 |
| Footprint                | L1        | 1.00 REF |             |      |
| Foot Angle               | ф         | 0°       | _           | 8°   |
| Lead Thickness           | С         | 0.09     | _           | 0.20 |
| Lead Width               | b         | 0.19     | _           | 0.30 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-087B

## **INDEX**

| Α                                                                    |            |
|----------------------------------------------------------------------|------------|
| ALU                                                                  | 9          |
| Assembler                                                            |            |
| MPASM Assembler                                                      | 64         |
| В                                                                    |            |
| Block Diagram                                                        |            |
| On-Chip Reset Circuit                                                | 48         |
| Timer0                                                               |            |
| TMR0/WDT Prescaler                                                   |            |
| Watchdog Timer                                                       |            |
| Brown-Out Protection Circuit                                         |            |
| С                                                                    |            |
|                                                                      |            |
| C Compilers MPLAB C18                                                | 64         |
| MPLAB C10                                                            |            |
| Carry                                                                |            |
| Clocking Scheme                                                      |            |
| Code Protection                                                      |            |
| Configuration Bits                                                   | 39         |
| Configuration Word                                                   |            |
| Customer Change Notification Service                                 | 101        |
| Customer Notification Service                                        |            |
| Customer Support                                                     | 101        |
| D                                                                    |            |
| DC and AC Characteristics                                            | 79         |
| Development Support                                                  |            |
| Digit Carry                                                          |            |
| _                                                                    |            |
| E                                                                    |            |
| Errata                                                               | 3          |
| F                                                                    |            |
| Family of Devices                                                    |            |
| PIC12F508/509/PIC16F505                                              | 5          |
| FSR                                                                  |            |
| I                                                                    |            |
| I/O Interfacing                                                      | 00         |
| I/O Ports                                                            |            |
| I/O Programming Considerations                                       |            |
| ID Locations                                                         |            |
| INDF                                                                 |            |
| Indirect Data Addressing                                             |            |
| Instruction Cycle                                                    |            |
| Instruction Flow/Pipelining                                          | 14         |
| Instruction Set Summary                                              |            |
| Internet Address                                                     | 101        |
| L                                                                    |            |
| Loading of PC                                                        | 25         |
|                                                                      |            |
| М                                                                    |            |
| Memory Organization                                                  | 15         |
| Data Memory                                                          |            |
| Program Memory (PIC12F508/509)                                       |            |
| Program Memory (PIC16F505)                                           |            |
| Microchip Internet Web Site MPLAB ASM30 Assembler, Linker, Librarian | 101<br>4.2 |
| MPLAB ICD 2 In-Circuit Debugger                                      |            |
| MPLAB ICE 2000 High-Performance Universal                            | 00         |
| In-Circuit Emulator                                                  | 65         |
|                                                                      |            |

| MPLAB Integrated Development Environment Software            |      |
|--------------------------------------------------------------|------|
| MPLAB PM3 Device Programmer                                  |      |
| MPLAB REAL ICE In-Circuit Emulator System                    |      |
| MPLINK Object Linker/MPLIB Object Librarian                  | . 64 |
| 0                                                            |      |
| Option Register                                              | 22   |
| OSC selection                                                |      |
| OSCCAL Register                                              |      |
| Oscillator Configurations                                    |      |
| Oscillator Types                                             | . 42 |
| HS                                                           | 40   |
| LP                                                           |      |
|                                                              |      |
| RC                                                           |      |
| XT                                                           | . 42 |
| P                                                            |      |
| PIC12F508/509/16F505 Device Varieties                        | 7    |
| PICSTART Plus Development Programmer                         |      |
| POR                                                          |      |
| Device Reset Timer (DRT)                                     | 50   |
| PD                                                           |      |
| Power-on Reset (POR)                                         |      |
| TO                                                           |      |
| PORTB                                                        |      |
| Power-down Mode                                              |      |
| Prescaler                                                    |      |
| Program Counter                                              |      |
| 1 Togram Godiner                                             | . 20 |
| Q                                                            |      |
| Q cycles                                                     | . 14 |
| R                                                            |      |
|                                                              |      |
| RC Oscillator                                                |      |
| Reader Response                                              |      |
| Read-Modify-Write                                            | . 31 |
| Register File Map                                            |      |
| PIC12F508                                                    |      |
| PIC12F509                                                    |      |
| PIC16F505                                                    | . 17 |
| Registers                                                    |      |
| Special Function                                             | . 18 |
| Reset                                                        |      |
| Reset on Brown-Out                                           | . 52 |
| S                                                            |      |
|                                                              |      |
| Sleep                                                        | , 53 |
| Software Simulator (MPLAB SIM)                               |      |
| Special Features of the CPU                                  |      |
| Special Function Registers                                   |      |
| Stack                                                        |      |
| Status Register                                              | , 20 |
| Т                                                            |      |
| Timer0                                                       |      |
| Timer0                                                       | 22   |
| Timer0 (TMR0) Module                                         |      |
| TMR0 with External Clock                                     |      |
|                                                              |      |
| Timing Diagrams and Specifications                           |      |
| Timing Parameter Symbology and Load ConditionsTRIS Registers |      |
| I I I I LEGISICIS                                            | . ∠≿ |
|                                                              |      |

## W

| Wake-up from Sleep         | 53  |
|----------------------------|-----|
| Watchdog Timer (WDT)       |     |
| Period                     | 50  |
| Programming Considerations | 50  |
| WWW Address                | 101 |
| WWW, On-Line Support       | 3   |
| Z                          |     |
| Zero bit                   | g   |

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | x /xx xxx                                                                                                                                                                                                                                                                                                                      | Examples:                                                                                                                                                                                |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device                | Temperature Package Pattern<br>Range                                                                                                                                                                                                                                                                                           | a) PIC12F508-E/P 301 = Extended Temp., PDIP package, QTP pattern #301 b) PIC12F508-I/SN = Industrial Temp., SOIC package c) PIC12F508T-E/P = Extended Temp., PDIP package, Tape and Reel |
| Device:               | PIC16F505<br>PIC12F508<br>PIC12F509<br>PIC16F505T <sup>(1)</sup><br>PIC12F508T <sup>(2)</sup><br>PIC12F509T <sup>(2)</sup>                                                                                                                                                                                                     |                                                                                                                                                                                          |
| Temperature<br>Range: | I = -40°C to +85°C (Industrial)<br>E = -40°C to +125°C (Extended)                                                                                                                                                                                                                                                              |                                                                                                                                                                                          |
| Package:              | MC = 8L DFN 2x3 (DUAL Flatpack No-Leads) <sup>(3, 4)</sup> MS = Micro-Small Outline Package (MSOP) <sup>(3, 4)</sup> P = Plastic (PDIP) <sup>(4)</sup> SL = 14L Small Outline, 3.90 mm (SOIC) <sup>(4)</sup> SN = 8L Small Outline, 3.90 mm Narrow (SOIC) <sup>(4)</sup> ST = Thin Shrink Small Outline (TSSOP) <sup>(4)</sup> | Note 1: T = in tape and reel SOIC and TSSOP packages only 2: T = in tape and reel SOIC and MSOP packages only. 3: PIC12F508/PIC12F509 only.                                              |
| Pattern:              | Special Requirements                                                                                                                                                                                                                                                                                                           | 4: Pb-free.                                                                                                                                                                              |
|                       | e and Reel available for only the following packages: SOIC, MSOP TSSOP.                                                                                                                                                                                                                                                        |                                                                                                                                                                                          |