SLLS145B - OCTOBER 1990 - REVISED MAY 1995

- Meet or Exceed the Requirements of ANSI Standard EIA/TIA-422-B, RS-423-B, and RS-485
- Meet ITU Recommendations V.10, V.11, X.26, and X.27
- Designed for Multipoint Bus Transmission on Long Bus Lines in Noisy Environments
- 3-State Outputs
- Common-Mode Input Voltage Range -12 V to 12 V
- Input Sensitivity . . . ±200 mV
- Input Hysteresis . . . 50 mV Typ
- High Input Impedance . . . 12 kΩ Min
- Operate From Single 5-V Supply
- Low-Power Requirements
- Plug-In Replacement for MC3486

#### (TOP VIEW) 16 V<sub>CC</sub> 1B [ 1A **∏** 2 15 🛮 4B 1Y **∏** 3 14 **∏** 4A 1,2EN **1**4 13 **1** 4Y 2Y [ 12 3,4EN 2A 🛭 11 **∏** 3Y 10 3A 2B **∏** 7 GND [ 9 **∏** 3B

**DORNPACKAGE** 

### description

The SN65175 and SN75175 are monolithic quadruple differential line receivers with 3-state outputs. They are designed to meet the requirements of ANSI Standards EIA/TIA-422-B, RS-423-B, and RS-485, and several ITU recommendations. These standards are for balanced multipoint bus transmission at rates up to 10 megabits per second. Each of the two pairs of receivers has a common active-high enable.

The receivers feature high input impedance, input hysteresis for increased noise immunity, and input sensitivity of  $\pm 200$  mV over a common-mode input voltage range of  $\pm 12$  V. The SN65175 and SN75175 are designed for optimum performance when used with the SN75172 or SN75174 quadruple differential line drivers.

The SN65175 is characterized for operation from  $-40^{\circ}$ C to 85°C. The SN75175 is characterized for operation from 0°C to 70°C.

# Electró

### FUNCTION TABLE (each receiver)

| DIFFERENTIAL<br>A – B                            | ENABLE | OUTPUT<br>Y |  |  |  |
|--------------------------------------------------|--------|-------------|--|--|--|
| V <sub>ID</sub> ≥ 0.2 V                          | H      | Н           |  |  |  |
| $-0.2 \text{ V} < \text{V}_{1D} < 0.2 \text{ V}$ | Н      | ?           |  |  |  |
| $V_{ID} \ge -0.2 V$                              | Н      | L           |  |  |  |
| X                                                | L      | Z           |  |  |  |
| Open circuit                                     | Н      | ?           |  |  |  |

H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

SLLS145B - OCTOBER 1990 - REVISED MAY 1995

### logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)



### schematics of inputs and outputs



SLLS145B - OCTOBER 1990 - REVISED MAY 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)             |                     | 7 V                          |
|----------------------------------------------------------|---------------------|------------------------------|
| Input voltage V <sub>I</sub> , (A or B inputs)           |                     | ±25 V                        |
| Differential input voltage, V <sub>ID</sub> (see Note 2) |                     | ±25 V                        |
| Enable input voltage, V <sub>I</sub> , EN                |                     | 7 V                          |
| Low-level output current, IOL                            |                     | 50 mA                        |
| Continuous total dissipation                             |                     | See Dissipation Rating Table |
| Operating free-air temperature range, TA:                | SN65175             | –40°C to 85°C                |
|                                                          | SN75175             | 0°C to 70°C                  |
| Storage temperature range, T <sub>stg</sub>              |                     | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from                 | case for 10 seconds | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to network ground terminal.

2. Differential-input voltage is measured at the noninverting input with respect to the corresponding inverting input.

### DISSIPATION RATING TABLE

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING<br>FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|--------------------|---------------------------------------|---------------------------------------|
| D       | 950 mW                                             | 7.6 mW/°C          | 608 mW                                | 494 mW                                |
| N       | 1150 mW                                            | 9.2 mW/°C          | 736 mW                                | 598 mW                                |

### recommended operating conditions

|                                                 |         | MIN  | NOM     | MAX  | UNIT |
|-------------------------------------------------|---------|------|---------|------|------|
| Supply voltage, V <sub>CC</sub>                 |         | 4.75 | 5       | 5.25 | V    |
| Common-mode input voltage, V <sub>IC</sub>      |         |      |         | ±12  | V    |
| Differential input voltage, V <sub>ID</sub>     |         |      |         | ±12  | V    |
| High-level enable-input voltage, VIH            |         | 2    |         |      | V    |
| Low-level enable-input voltage, V <sub>IL</sub> |         |      |         | 0.8  | V    |
| High-level output current, IOH                  |         |      | _       | -400 | μΑ   |
| Low-level output current, IOL                   |         |      | - Y - 1 | 16   | mA   |
|                                                 | SN65175 | -40  |         | 85   | °C   |
| Operating free-air temperature, T <sub>A</sub>  | SN75175 | 0    | 70      | 70   | C    |

SLLS145B - OCTOBER 1990 - REVISED MAY 1995

### electrical characteristics over recommended ranges of common-mode input voltage, supply voltage and operating free-air temperature

|                   | PARAMETER                                                 | TES                                     | T CONDITIONS              |                         | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------|-----------------------------------------|---------------------------|-------------------------|-------|------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                    | $V_0 = 2.7 V,$                          | $I_{O} = -0.4 \text{ mA}$ |                         |       |                  | 0.2  | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                    | $V_0 = 0.5 V$ ,                         | I <sub>O</sub> = 16 mA    |                         | -0.2‡ |                  |      | V    |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT</sub> –) | See Figure 4                            |                           |                         |       | 50               |      | mV   |
| VIK               | Enable-input clamp voltage                                | $I_{I} = -18 \text{ mA}$                |                           |                         |       |                  | -1.5 | V    |
| Vон               | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,               | $I_{OH} = -400  \mu A$    | See Figure 1            | 2.7   | //               |      | V    |
| \/ - ·            | Low lovel output voltage                                  | \/- 200 m\/                             | Coo Figure 1              | $I_{OL} = 8 \text{ mA}$ |       | 1                | 0.45 | \/   |
| VOL               | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$             | See Figure 1              | I <sub>OL</sub> = 16 mA | -//   |                  | 0.5  | V    |
| loz               | High-impedance-state output current                       | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$ |                           |                         | //    |                  | ±20  | μΑ   |
| 1.                | Line input current                                        | Other input et 0.1/                     | See Note 3                | V <sub>I</sub> = 12 V   | /     |                  | 1    | m /  |
| '                 | Line input current                                        | Other input at 0 V,                     | See Note 3                | V <sub>I</sub> = −7 V   |       |                  | -0.8 | mA   |
| Ι <sub>ΙΗ</sub>   | High-level enable-input current                           | V <sub>IH</sub> = 2.7 V                 |                           |                         |       | 7                | 20   | μΑ   |
| I <sub>IL</sub>   | Low-level enable-input current                            | V <sub>IL</sub> = 0.4 V                 |                           |                         |       |                  | -100 | μΑ   |
| rį                | Input resistance                                          |                                         |                           |                         | 12    |                  |      | kΩ   |
| los               | Short-circuit output current§                             |                                         |                           | //                      | -15   |                  | -85  | mA   |
| Icc               | Supply current                                            | Outputs disabled                        |                           |                         |       | /                | 70   | mA   |
|                   | Seelesters are at W 5 V T 2500                            | •                                       |                           |                         | _     |                  |      |      |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

### switching characteristics, $V_{CC} = 5 \text{ V}$ , $C_L = 15 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$

|                  | PARAMETER                                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| tPLH -           | Propagation delay time, low- to high-level output | See Figure 2    |     | 22  | 35  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | See Figure 2    |     | 25  | 35  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  | See Figure 3    |     | 13  | 30  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   | See Figure 3    |     | 19  | 30  | ns   |
| t <sub>PHZ</sub> | Output disable time from high level               | See Figure 3    |     | 26  | 35  | ns   |
| tPLZ             | Output disable time from low level                | See Figure 3    |     | 25  | 35  | / ns |
|                  | Littii viittu 3                                   | of Lo U         |     | U   | . 7 | •    |

<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold voltage levels only.

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second. NOTE 3: Refer to ANSI Standards EIA/TIA-422-B, RS-423-B, and RS-485 for exact conditions.

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%,  $t_{\Gamma} \leq$  6 ns,  $t_{\Gamma} \leq$  7 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  8 ns,  $t_{\Gamma} \leq$  9 ns,
  - B. CL includes probe and stray capacitance.

Figure 2. Test Circuit and Voltage Waveforms

# Electrónica S.A. de C.V.

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle = 50%, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .

- B. C<sub>I</sub> includes probe and stray capacitance.
- C. All diodes are 1N916 or equivalent.

Figure 3. Test Circuit and Voltage Waveforms

### **TYPICAL CHARACTERISTICS**



## HIGH-LEVEL OUTPUT VOLTAGE vs



HIGH-LEVEL OUTPUT VOLTAGE vs HIGH-LEVEL OUTPUT CURRENT



## LOW-LEVEL OUTPUT VOLTAGE vs LOW-LEVEL OUTPUT CURRENT



Figure 7

### TYPICAL CHARACTERISTICS





SLLS145B - OCTOBER 1990 - REVISED MAY 1995

### **TYPICAL CHARACTERISTICS**



### **APPLICATION INFORMATION**



NOTE A: The line should be terminated at both ends in its characteristicc impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 13. Typical Application Circuit



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

