

# 150-W Stereo / 300-W Mono PurePath™ HD Digital Input Class-D Power Stage

Check for Samples: TAS5624A

#### **FEATURES**

- PurePath™ HD Integrated Feedback Provides:
  - 0.025% THD at 1 W into 4 Ω
  - >65 dB PSRR (No Input Signal)
  - >105 dB (A weighted) SNR
- Pre-Clipping Output for Control of a Class-G Power Supply
- Reduced Heat Sink Size due to use of 40mΩ
   Output MOSFET with >90% Efficiency at Full
   Output Power
- Output Power at 10%THD+N
  - 150 W / 4 Ω BTL Stereo Configuration
  - 300 W / 2 Ω PBTL Mono Configuration
- Output Power at 1%THD+N
  - 125 W / 4 Ω BTL Stereo Configuration
  - 250 W / 2 Ω PBTL Mono Configuration
- Click and Pop Free Startup
- Error Reporting Self-protected Design with UVP, Over Temperature, and Short Circuit Protection
- EMI Compliant when used with Recommended System Design
- 44-Pin HTSSOP (DDV) Package for Reduced Board Size

## **APPLICATIONS**

- Blu-ray™/DVD Receivers
- High Power Sound Bars
- Powered Subwoofer and Active Speakers
- Mini Combo Systems

#### DESCRIPTION

The TAS5624A is a thermally-enhanced version of the class-D power amplifier based on the TAS5614A using large MOSFETs for improved power efficiency and a novel gate drive scheme for reduced losses in idle and at low output signals leading to reduced heat sink size.

The unique pre clipping output signal can be used to control a Class-G power supply. This combined with the low idle loss and high power efficiency of the TAS5624A leads to industry leading levels of efficiency ensuring a super "green" system.

The TAS5624A uses constant voltage gain. The internally matched gain resistors ensure a high Power Supply Rejection Ratio giving an output voltage only dependent on the audio input voltage and free from any power supply artifacts.

The high integration of the TAS5624A makes the amplifier easy to use; and, using TI's reference schematics and PCB layouts leads to fast design in time. The TAS5624A is available in the space saving surface mount 44-pin HTSSOP package.



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD, PurePath are trademarks of Texas Instruments. Blu-ray is a trademark of Blu-ray Disk Association Association (BDA). All other trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **GENERAL INFORMATION**

## **Terminal Assignment**

The TAS5624A is available in a thermally enhanced package:

44-Pin HTSSOP package (DDV)

The package contains a PowerPAD™ that is located on the top side of the device for convenient thermal coupling to the heat sink.





#### **PIN FUNCTIONS**

| PIN NAME  | PINOUT DDV-44                            | I/O/P         | DESCRIPTION                                      |
|-----------|------------------------------------------|---------------|--------------------------------------------------|
| AVDD      |                                          | P             |                                                  |
|           | 13                                       | <u>Р</u><br>Р | Internal voltage regulator, analog section       |
| BST_A     | 44                                       | -             | Bootstrap pin, A-side                            |
| BST_B     | 43                                       | P             | Bootstrap pin, B-side                            |
| BST_C     | 24                                       | Р             | Bootstrap pin, C-side                            |
| BST_D     | 23                                       | Р             | Bootstrap pin, D-side                            |
| CLIP      | 18                                       | 0             | Clipping warning; open drain; active low         |
| C_START   | 7                                        | 0             | Startup ramp                                     |
| DVDD      | 8                                        | Р             | Internal voltage regulator, digital section      |
| FAULT     | 16                                       | 0             | Shutdown signal, open drain; active low          |
| GND       | 9, 10, 11, 12, 25,<br>26, 33, 34, 41, 42 | Р             | Ground                                           |
| GVDD_AB   | 1                                        | Р             | Gate-drive voltage supply; AB-side               |
| GVDD_CD   | 22                                       | Р             | Gate-drive voltage supply; CD-side               |
| INPUT_A   | 5                                        | 1             | PWM Input signal for half-bridge A               |
| INPUT_B   | 6                                        | 1             | PWM Input signal for half-bridge B               |
| INPUT_C   | 14                                       | 1             | PWM Input signal for half-bridge C               |
| INPUT_D   | 15                                       | 1             | PWM Input signal for half-bridge D               |
| M1        | 19                                       | 1             | Mode selection 1 (LSB)                           |
| M2        | 20                                       | 1             | Mode selection 2                                 |
| M3        | 21                                       | 1             | Mode selection 3 (MSB)                           |
| OC_ADJ    | 3                                        | 0             | Over-Current threshold programming pin           |
| OTW       | 17                                       | 0             | Over-temperature warning; open drain; active low |
| OUT_A     | 39, 40                                   | 0             | Output, half-bridge A                            |
| OUT_B     | 35                                       | 0             | Output, half-bridge B                            |
| OUT_C     | 32                                       | 0             | Output, half-bridge C                            |
| OUT_D     | 27, 28                                   | 0             | Output, half-bridge D                            |
| PVDD_AB   | 36, 37, 38                               | Р             | PVDD supply for half-bridge A and B              |
| PVDD_CD   | 29, 30, 31                               | Р             | PVDD supply for half-bridge C and D              |
| RESET     | 4                                        | I             | Device reset Input; active low                   |
| VDD       | 2                                        | Р             | Input power supply                               |
| PowerPAD™ |                                          | Р             | Ground, connect to grounded heat sink            |

## Table 1. ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE      | DESCRIPTION    |
|----------------|--------------|----------------|
| 0°C-70°C       | TAS5624ADDV  | 44 pin LITSSOR |
| 0.0-70.0       | TAS5624ADDVR | 44 pin HTSSOP  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted (1)

|                                                           |                                                       | TAS5624A     | UNIT |
|-----------------------------------------------------------|-------------------------------------------------------|--------------|------|
| VDD to GND, GVDD_X <sup>(2)</sup> to GND                  |                                                       | -0.3 to 13.2 | V    |
| PVDD_X <sup>(2)</sup> to GND <sup>(3)</sup> , OUT_X to GN | ND <sup>(3)</sup> , BST_X to GVDD_X <sup>(2)(3)</sup> | -0.3 to 50   | V    |
| BST_X to GND <sup>(3)(4)</sup>                            |                                                       | -0.3 to 62.5 | V    |
| DVDD to GND                                               |                                                       | -0.3 to 4.2  | V    |
| AVDD to GND                                               |                                                       | -0.3 to 8.5  | V    |
| OC_ADJ, M1, M2, M3, C_START, IN                           | NPUT_X to GND                                         | -0.3 to 4.2  | V    |
| RESET, FAULT, OTW, CLIP, to GNI                           | )                                                     | -0.3 to 4.2  | V    |
| Maximum continuous sink current (F                        | AULT, OTW, CLIP)                                      | 9            | mA   |
| Maximum operating junction tempera                        | ature range, T <sub>J</sub>                           | 0 to 150     | °C   |
| Storage temperature, T <sub>stg</sub>                     |                                                       | -40 to 150   | °C   |
| Lead temperature                                          | 260                                                   | °C           |      |
| Electronistic discharge                                   | Human body model (4) (all pins)                       | ±2           | kV   |
| Electrostatic discharge                                   | Charged device model <sup>(4)</sup> (all pins)        | ±500         | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (3) These voltages represents the DC voltage + peak AC waveform measured at the terminal of the device in all conditions.
- (4) Maximum BST\_X to GND voltage is the sum of maximum PVDD to GND and GVDD to GND voltages minus a diode drop.

## THERMAL INFORMATION

|                         | THERMAL METRIC <sup>(1)</sup>                | TAS5624A     | LINUTO |
|-------------------------|----------------------------------------------|--------------|--------|
|                         | THERMAL METRIC                               | DDV (44 PIN) | UNITS  |
| $\theta_{JH}$           | Junction-to-heatsink thermal resistance (2)  | 1.9          |        |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 0.6          |        |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 1.7          | 9000   |
| ΨЈТ                     | Junction-to-top characterization parameter   | 0.6          | °C/W   |
| ΨЈВ                     | Junction-to-board characterization parameter | 1.7          |        |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | n/a          |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

<sup>(2)</sup> GVDD\_X and PVDD\_X represents a full bridge gate drive or power supply. GVDD\_X is GVDD\_AB or GVDD\_CD, PVDD\_X is PVDD\_AB or PVDD\_CD

<sup>(2)</sup> Thermal data are obtained with 85°C heat sink temperature using thermal compound with 0.7W/mK thermal conductivity and 2mil thickness.



## **RECOMMENDED OPERATING CONDITIONS**

|                         |                                       |                |                                                                                                                     | MIN  | TYP | MAX  | UNIT |
|-------------------------|---------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| PVDD_X                  | Full-bridge supply                    |                | DC supply voltage                                                                                                   | 12   | 36  | 38   | V    |
| GVDD_X                  | Supply for logic regulators circuitry | and gate-drive | DC supply voltage                                                                                                   | 10.8 | 12  | 13.2 | ٧    |
| VDD                     | Digital regulator supply vo           | ltage          | DC supply voltage                                                                                                   | 10.8 | 12  | 13.2 | V    |
|                         |                                       | BTL            | Output filter: L = 10 uH, 1 µF.                                                                                     | 2.5  | 4.0 |      |      |
| $R_L$                   | Load impedance                        | SE             | Output AD modulation,                                                                                               | 1.5  | 3.0 |      | Ω    |
|                         |                                       | PBTL           | switching frequency > 350 kHz.                                                                                      | 1.5  | 2.0 |      | ĺ    |
| L <sub>OUTPUT</sub>     | Output filter inductance              |                | Minimum inductance at overcurrent limit, including inductor tolerance, temperature and possible inductor saturation | 5    |     |      | μH   |
| F <sub>PWM</sub>        | PWM frame rate                        |                |                                                                                                                     | 352  | 384 | 500  | kHz  |
| $C_{PVDD}$              | PVDD close decoupling c               | apacitors      |                                                                                                                     | 0.44 | 1   |      | μF   |
| C CTART                 | Ctantum name associtor                |                | BTL and PBTL configuration                                                                                          |      | 100 |      | nF   |
| C_START                 | Startup ramp capacitor                |                | SE and 1xBTL+2xSE configuration                                                                                     |      | 1   |      | μF   |
| R <sub>OC</sub>         | Over-current programming              | g resistor     | Resistor tolerance = 5%                                                                                             | 24   |     | 33   | kΩ   |
| R <sub>OC_LATCHED</sub> | Over-current programming              | g resistor     | Resistor tolerance = 5%                                                                                             | 47   | 62  | 68   | kΩ   |
| T <sub>J</sub>          | Junction temperature                  |                |                                                                                                                     | 0    |     | 125  | °C   |

## **MODE SELECTION PINS**

| М  | MODE PINS |    | DWM Innut             | Output Configuration                  | Immust A | Innut B | Innut C | Innut D | MODE    |
|----|-----------|----|-----------------------|---------------------------------------|----------|---------|---------|---------|---------|
| М3 | M2        | M1 | PWM Input             | VM Input Output Configuration Input A |          | Input B | Input C | Input D | MODE    |
| 0  | 0         | 0  | 2N + 1                | 2 x BTL                               | PWMa     | PWMb    | PWMc    | PWMd    | AD Mode |
| 0  | 0         | 1  | 1N + 1 <sup>(1)</sup> | 2 x BTL                               | PWMa     | Unused  | PWMc    | Unused  | AD Mode |
| 0  | 1         | 0  | 2N + 1                | 2 x BTL                               | PWMa     | PWMb    | PWMc    | PWMd    | BD Mode |
| 0  | 1         | 1  | 1N + 1 <sup>(1)</sup> | 1 x BTL + 2 x SE                      | PWMa     | Unused  | PWMc    | PWMd    | AD Mode |
| 1  | 0         | 0  | 2N + 1                | 1 x PBTL                              | PWMa     | PWMb    | 0       | 0       | AD Mode |
| 1  | 0         | 0  | 1N + 1 <sup>(1)</sup> | 1 x PBTL                              | PWMa     | Unused  | 0       | 1       | AD Mode |
| 1  | 0         | 0  | 2N + 1                | 1 x PBTL                              | PWMa     | PWMb    | 1       | 0       | BD Mode |
| 1  | 0         | 1  | 1N + 1                | 4 x SE <sup>(2)</sup>                 | PWMa     | PWMb    | PWMc    | PWMd    | AD Mode |

Product Folder Link(s): TAS5624A

 <sup>(1)</sup> Using 1N interface in BTL and PBTL mode results in increased DC offset on the output terminals.
 (2) The 4xSE mode can be used as 1xBTL + 2xSE configuration by feeding a 2N PWM signal to either INPUT\_AB or INPUT\_CD for improved DC offset accuracy



#### TYPICAL SYSTEM BLOCK DIAGRAM



(1) Logic AND is inside or outside the micro processor.



#### **FUNCTIONAL BLOCK DIAGRAM**



## **AUDIO SPECIFICATION STEREO (BTL)**

Audio performance is recorded as a chipset consisting of a TASxxxx PWM Processor (modulation index limited to 97.7%) and a TAS5624A power stage with PCB and system configurations in accordance with recommended guidelines. Audio frequency = 1kHz, PVDD\_X = 36V, GVDD\_X = 12V, R\_L = 4  $\Omega$ , f\_S = 384 kHz, R\_{OC} = 24 k $\Omega$ , T\_C = 75°C, Output Filter: L\_DEM = 10  $\mu$ H, C\_DEM = 1  $\mu$ F, unless otherwise noted.

| PARAMETER         |                                                | TEST CONDITIONS                                       | MIN TYP | MAX | UNIT |
|-------------------|------------------------------------------------|-------------------------------------------------------|---------|-----|------|
|                   |                                                | R <sub>L</sub> = 3 Ω, 10% THD+N                       | 200     |     |      |
| Б                 | Davis autout non channel                       | $R_L = 4 \Omega$ , 10% THD+N                          | 150     |     | W    |
| Po                | Power output per channel                       | $R_L = 3 \Omega$ , 1% THD+N                           | 160     |     | VV   |
|                   |                                                | $R_L = 4 \Omega$ , 1% THD+N                           | 125     |     |      |
| THD+N             | Total harmonic distortion + noise              | 1 W, 1 kHz signal                                     | 0.025   |     | %    |
| V <sub>n</sub>    | Output integrated noise                        | A-weighted, AES17 measuring filter                    | 180     |     | μV   |
| Vos               | Output offset voltage                          | No signal                                             | 10      | 20  | mV   |
| SNR               | Signal-to-noise ratio <sup>(1)</sup>           | A-weighted, AES17 measuring filter                    | 105     |     | dB   |
| DNR               | Dynamic range                                  | A-weighted, -60 dBFS (rel 1% THD+N)                   | 105     |     | dB   |
| P <sub>idle</sub> | Power dissipation due to Idle losses (IPVDD_X) | P <sub>O</sub> = 0, channels switching <sup>(2)</sup> | 1.0     |     | W    |

SNR is calculated relative to 1% THD-N output level.

## **AUDIO SPECIFICATION 4 CHANNELS (SE)**

Audio performance is recorded as a chipset consisting of a TASxxxx PWM Processor (modulation index limited to 97.7%) and a TAS5624A power stage with PCB and system configurations in accordance with recommended guidelines. Audio frequency = 1kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4\Omega$ ,  $f_S = 384$  kHz,  $R = 24k\Omega$ ,  $T_C = 75^{\circ}C$ , Output Filter:  $L_{DEM} = 10\mu$ H,  $C_{DEM} = 1$  $\mu$ F, C<sub>DCB</sub> = 470 $\mu$ F, unless otherwise noted.

|                   | PARAMETER                                      | TEST CONDITIONS                                       | MIN TYP | MAX | UNIT |
|-------------------|------------------------------------------------|-------------------------------------------------------|---------|-----|------|
| 1                 | Device autout non about                        | $R_L = 3 \Omega$ , 10% THD+N                          | 50      |     | W    |
| Po                | Power output per channel                       | R <sub>L</sub> = 3 Ω, 1% THD+N                        | 42      |     | VV   |
| THD+N             | Total harmonic distortion + noise              | 1 W, 1 kHz signal                                     | 0.025   |     | %    |
| V <sub>n</sub>    | Output integrated noise                        | A-weighted, AES17 measuring filter                    | 180     |     | μV   |
| SNR               | Signal-to-noise ratio <sup>(1)</sup>           | A-weighted, AES17 measuring filter                    | 102     |     | dB   |
| DNR               | Dynamic range                                  | A-weighted, -60 dBFS (rel 1% THD+N)                   | 102     |     | dB   |
| P <sub>idle</sub> | Power dissipation due to Idle losses (IPVDD_X) | P <sub>O</sub> = 0, channels switching <sup>(2)</sup> | 1.0     |     | W    |

<sup>(1)</sup> SNR is calculated relative to 1% THD-N output level.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

Actual system idle losses also are affected by core losses of output inductors.

Actual system idle losses also are affected by core losses of output inductors.

## **AUDIO SPECIFICATION MONO (PBTL)**

Audio performance is recorded as a chipset consisting of a TASxxxx PWM Processor (modulation index limited to 97.7%) and a TAS5624A power stage with PCB and system configurations in accordance with recommended guidelines. Audio frequency = 1kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4\Omega$ ,  $f_S = 384$ kHz,  $R_{OC} = 24$ k $\Omega$ ,  $T_C = 75$ °C, Output Filter:  $L_{DEM} = 10\mu$ H,  $C_{DEM} = 1\mu$ F, unless otherwise noted.

|                   | PARAMETER                                      | TEST CONDITIONS                                           | MIN TYP | MAX | UNIT |
|-------------------|------------------------------------------------|-----------------------------------------------------------|---------|-----|------|
|                   |                                                | R <sub>L</sub> = 1.5 Ω, 10%, THD+N                        | 400     |     |      |
|                   |                                                | $R_L = 2 \Omega$ , 10% THD+N                              | 300     |     |      |
| Б                 | Davies autout and about                        | $R_L = 4 \Omega$ , 10% THD+N                              | 160     |     | W    |
| Po                | Power output per channel                       | $R_L = 1.5 \Omega$ , 1% THD+N                             | 320     |     | VV   |
|                   |                                                | $R_L = 2 \Omega$ , 1% THD+N                               | 250     |     |      |
|                   |                                                | $R_L = 4 \Omega$ , 1% THD+N                               | 130     |     |      |
| THD+N             | Total harmonic distortion + noise              | 1 W, 1 kHz signal                                         | 0.025   |     | %    |
| V <sub>n</sub>    | Output integrated noise                        | A-weighted, AES17 measuring filter                        | 180     |     | μV   |
| Vos               | Output offset voltage                          | No signal                                                 | 10      | 20  | mV   |
| SNR               | Signal to noise ratio <sup>(1)</sup>           | A-weighted, AES17 measuring filter                        | 105     |     | dB   |
| DNR               | Dynamic range                                  | A-weighted, -60 dBFS (rel 1% THD)                         | 105     |     | dB   |
| P <sub>idle</sub> | Power dissipation due to idle losses (IPVDD_X) | P <sub>O</sub> = 0, All channels switching <sup>(2)</sup> | 1.0     |     | W    |

<sup>(1)</sup> SNR is calculated relative to 1% THD-N output level.

## **ELECTRICAL CHARACTERISTICS**

 $PVDD_X = 36V$ ,  $GVDD_X = 12V$ , VDD = 12V,  $T_C$  (Case temperature) = 75°C,  $f_S = 384$  kHz, unless otherwise specified.

|                                           | PARAMETER                                                                             | TEST CONDITIONS                                                                | MIN | TYP        | MAX | UNIT |
|-------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|------------|-----|------|
| INTERNAL VOLTA                            | GE REGULATOR AND CURRENT CONSUM                                                       | PTION                                                                          | 1   |            | ų.  |      |
| DVDD                                      | Voltage regulator, only used as a reference node                                      | VDD = 12 V                                                                     | 3.0 | 3.3        | 3.6 | ٧    |
| AVDD                                      | Voltage regulator, only used as a reference node                                      | VDD = 12 V                                                                     |     | 7.8        |     | V    |
| 1                                         | VDD supply current                                                                    | Operating, 50% duty cycle                                                      |     | 20         |     | mA   |
| $I_{VDD}$                                 | VDD supply current                                                                    | Idle, reset mode                                                               |     | 20         |     | mA   |
| 1                                         | Gate-supply current per full-bridge                                                   | 50% duty cycle                                                                 |     | 12         |     | mA   |
| I <sub>GVDD_X</sub>                       | Gate-supply current per full-bridge                                                   | Reset mode                                                                     |     | 3          |     | IIIA |
|                                           |                                                                                       | 50% duty cycle without load                                                    |     | 15         |     |      |
| $I_{PVDD\_X}$                             | Full-bridge idle current                                                              | RESET low                                                                      |     | 1.9<br>0.4 |     | mA   |
|                                           |                                                                                       | VDD and GVDD_X at 0V                                                           |     |            |     |      |
| OUTPUT-STAGE M                            | IOSFETs                                                                               |                                                                                |     |            |     |      |
| R <sub>DS(on), LS</sub>                   | Drain-to-source resistance, low side (LS)                                             | -source resistance, low side $T_1 = 25$ °C, excludes metallization resistance, |     | 40         |     | mΩ   |
| R <sub>DS(on), HS</sub>                   | Drain-to-source resistance, high side (HS)                                            | GVDD = 12 V                                                                    | 40  |            |     | mΩ   |
| I/O PROTECTION                            |                                                                                       |                                                                                |     |            |     |      |
| $V_{uvp,GVDD}$                            | Hadamakan antarking limit OVDD V                                                      |                                                                                |     | 8.5        |     | V    |
| V <sub>uvp,GVDD, hyst</sub> (1)           | Undervoltage protection limit, GVDD_X                                                 |                                                                                |     | 0.7        |     | V    |
| $V_{uvp,VDD}$                             | Lindowyaltogo protection limit VDD                                                    |                                                                                |     | 8.5        |     | V    |
| V <sub>uvp,VDD, hyst</sub> <sup>(1)</sup> | Undervoltage protection limit, VDD                                                    |                                                                                |     | 0.7        |     | V    |
| $V_{uvp,PVDD}$                            | Hadamakan antatian limit DVDD V                                                       |                                                                                |     | 8.5        |     | V    |
| V <sub>uvp,PVDD,hyst</sub> <sup>(1)</sup> | Undervoltage protection limit, PVDD_X                                                 |                                                                                |     | 0.7        |     | V    |
| OTW <sup>(1)</sup>                        | Overtemperature warning                                                               |                                                                                | 115 | 125        | 135 | °C   |
| OTW <sub>hyst</sub> <sup>(1)</sup>        | Temperature drop needed below OTW temperature for OTW to be inactive after OTW event. |                                                                                |     | 25         |     | °C   |
| OTE <sup>(1)</sup>                        | Overtemperature error                                                                 |                                                                                | 145 | 155        | 165 | °C   |

<sup>(2)</sup> Actual system idle losses are affected by core losses of output inductors.



## **ELECTRICAL CHARACTERISTICS (continued)**

 $PVDD\_X = 36V, \ GVDD\_X = 12V, \ VDD = 12V, \ T_C \ (Case \ temperature) = 75^{\circ}C, \ f_S = 384 \ kHz, \ unless \ otherwise \ specified.$ 

|                                     | PARAMETER                                                  | TEST CONDITIONS                                                                      | MIN | TYP | MAX | UNIT    |
|-------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|---------|
| OTE-OTW <sub>differential</sub> (1) | OTE-OTW differential                                       |                                                                                      |     | 30  |     | ç       |
| OTE <sub>HYST</sub> (1)             | A device reset is needed to clear FAULT after an OTE event |                                                                                      |     | 25  |     | °C      |
| OLPC                                | Overload protection counter                                | $f_{PWM} = 384 \text{ kHz}$                                                          |     | 2.6 |     | ms      |
| loc                                 | Overcurrent limit protection                               | Resistor – programmable, nominal peak current in $1\Omega$ load, ROC = 24 k $\Omega$ |     | 15  |     | Α       |
| I <sub>OC_LATCHED</sub>             | Overcurrent limit protection, latched                      | Resistor – programmable, nominal peak current in $1\Omega$ load, ROC = 62 k $\Omega$ |     | 15  |     | Α       |
| Гост                                | Overcurrent response time                                  | Time from application of short condition to Hi-Z of affected half bridge             |     | 150 |     | ns      |
| I <sub>PD</sub>                     | Internal pulldown resistor at output of each half bridge   | Connected when RESET is active to provide bootstrap charge. Not used in SE mode.     | 3   |     |     | mA      |
| STATIC DIGITAL SPE                  | CIFICATIONS                                                |                                                                                      |     |     |     |         |
| $V_{IH}$                            | High level input voltage                                   | INDUT V M4 M2 M2 DECET                                                               | 1.9 |     |     | V       |
| $V_{IL}$                            | Low level input voltage                                    | INPUT_X, M1, M2, M3, RESET                                                           |     |     | 0.8 | V       |
| LEAKAGE                             | Input leakage current                                      |                                                                                      |     |     | 100 | μA      |
| OTW / SHUTDOWN (F                   | FAULT)                                                     |                                                                                      |     |     |     |         |
| R <sub>INT_PU</sub>                 | Internal pullup resistance, OTW, CLIP, FAULT to DVDD       |                                                                                      | 20  | 26  | 33  | kΩ      |
| V <sub>OH</sub>                     | High level output voltage                                  | Internal pullup resistor                                                             | 3   | 3.3 | 3.6 | V       |
| V <sub>OL</sub>                     | Low level output voltage                                   | I <sub>O</sub> = 4mA                                                                 |     | 200 | 500 | mV      |
| FANOUT                              | Device fanout OTW, FAULT, CLIP                             | No external pullup                                                                   |     | 30  |     | devices |

Submit Documentation Feedback



#### TYPICAL CHARACTERISTICS, BTL CONFIGURATION

Measurement conditions are: 1kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4\Omega$ ,  $f_S = 384$  kHz,  $R_{OC} = 24k\Omega$ ,  $T_C = 75$ °C, Output Filter:  $L_{DEM} = 10~\mu$ H,  $C_{DEM} = 1~\mu$ F, 20Hz to 20kHz BW (AES17 low pass filter), unless otherwise noted.

#### TOTAL HARMONIC+NOISE vs OUTPUT POWER, 1kHz



Figure 1.

# OUTPUT POWER vs SUPPLY VOLTAGE vs DISTORTION + NOISE = 10%



Figure 2.

**OUTPUT POWER vs SUPPLY VOLTAGE, vs** 

## TOTAL HARMONIC DISTORTION + NOISE



DISTORTION + NOISE = 1%



Figure 4.



## TYPICAL CHARACTERISTICS, BTL CONFIGURATION (continued)

Measurement conditions are: 1kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4\Omega$ ,  $f_S = 384$  kHz,  $R_{OC} = 24k\Omega$ ,  $T_C = 75$ °C, Output Filter:  $L_{DEM} = 10$  µH,  $C_{DEM} = 1$  µF, 20Hz to 20kHz BW (AES17 low pass filter), unless otherwise noted.

0

100



**OUTPUT POWER** 60 3Ω 55 4Ω 8Ω 50 45 40 Power Loss - W 35 30 25 20 15 10  $T_C = 75^{\circ}C$ 

SYSTEM POWER LOSS vs

Figure 5.

Total Output Power - W
Figure 6.

NOISE AMPLITUDE vs

300

400

500

G006

200





Figure 7.

Figure 8.

Submit Documentation Feedback

12

#### TYPICAL CHARACTERISTICS, SE CONFIGURATION

Measurement conditions are: 1kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4\Omega$ ,  $f_S = 384$ kHz,  $R_{OC} = 24$ k $\Omega$ ,  $T_C = 75$ °C, Output Filter:  $L_{DEM} = 10\mu$ H,  $C_{DEM} = 1\mu$ F,  $C_{DCB} = 470\mu$ F, 20 Hz to 20 kHz BW (AES17 low pass filter), unless otherwise noted.



## TYPICAL CHARACTERISTICS, PBTL CONFIGURATION

Measurement conditions are: 1 kHz, PVDD\_X = 36V, GVDD\_X = 12V,  $R_L = 4~\Omega$ ,  $f_S = 384$ kHz,  $R_{OC} = 24$ k $\Omega$ ,  $T_C = 75$ °C, Output Filter:  $L_{DEM} = 10\mu$ H,  $C_{DEM} = 1\mu$ F, 20 Hz to 20 kHz BW (AES17 low pass filter), unless otherwise noted.





Figure 12.

Copyright © 2012, Texas Instruments Incorporated

Submit Documentation Feedback



#### THEORY OF OPERATION

#### **POWER SUPPLIES**

To facilitate system design, the TAS5624A needs only a 12V supply in addition to the (typical) 36 V power-stage supply. An internal voltage regulator provides suitable voltage levels for the digital and low-voltage analog circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only an external capacitor for each half-bridge.

To provide outstanding electrical and acoustical characteristics, the PWM signal path including gate drive and output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins (BST\_X) and each full-bridge has separate power stage supply (PVDD\_X) and gate supply (GVDD\_X) pins. Furthermore, an additional pin (VDD) is provided as supply for all common circuits. Although supplied from the same 12 V source, it is highly recommended to separate GVDD\_AB, GVDD\_CD, and VDD on the printed-circuit board (PCB) by RC filters (see application diagram for details). These RC filters provide the recommended high-frequency isolation. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power supply pins and decoupling capacitors must be avoided. (See reference board documentation for additional information.)

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each full-bridge has independent power-stage supply pins (PVDD\_X). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD\_X connection is decoupled with minimum 2x 220nF ceramic capacitors placed as close as possible to each supply pin. It is recommended to follow the PCB layout of the TAS5624A reference design. For additional information on recommended power supply and required components, see the application diagrams in this data sheet.

The 12V supply should be from a low-noise, low-output-impedance voltage regulator. Likewise, the 36 V power-stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical as facilitated by the internal power-on-reset circuit. Moreover, the TAS5624A is fully protected against erroneous power-stage turn on due to parasitic gate charging when power supplies are applied. Thus, voltage-supply ramp rates (dV/dt) are non-critical within the specified range (see the Recommended Operating Conditions table of this data sheet).

#### **Boot Strap Supply**

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT\_X). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive power-supply pin (GVDD\_X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range from 300kHz to 400 kHz, it is recommended to use 33 nF ceramic capacitors, size 0603 or 0805, for the bootstrap supply. These 33-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the remaining part of the PWM cycle.

#### SYSTEM POWER-UP/POWER-DOWN SEQUENCE

#### **Powering Up**

The TAS5624A does not require a power-up sequence. The outputs of the H-bridges remain in a high-impedance state until the gate-drive supply voltage (GVDD\_X) and VDD voltage are above the undervoltage protection (UVP) voltage threshold (see the Electrical Characteristics table of this data sheet). Although not specifically required, it is recommended to hold RESET in a low state while powering up the device. This allows an internal circuit to charge the external bootstrap capacitors by enabling a weak pulldown of the half-bridge output.

#### **Powering Down**

The TAS5624A does not require a power-down sequence. The device remains fully operational as long as the gate-drive supply (GVDD\_X) voltage and VDD voltage are above the undervoltage protection (UVP) voltage threshold (see the Electrical Characteristics table of this data sheet). Although not specifically required, it is a good practice to hold RESET low during power down, thus preventing audible artifacts including pops or clicks.

Product Folder Link(s): TAS5624A

#### STARTUP AND SHUTDOWN RAMP SEQUENCE

The integrated startup and stop sequence ensures a click and pop free startup and shutdown sequence of the amplifier. The startup sequence uses a voltage ramp with a duration set by the CSTART capacitor. The sequence uses the input PWM signals to generate output PWM signals, hence input idle PWM should be present during both startup and shut down ramping sequences.

VDD, GVDD\_X and PVDD\_X power supplies must be turned on and with settled outputs before starting the startup ramp by setting RESET high.

During startup and shutdown ramp the input PWM signals should be in muted condition with the PWM processor noise shaper activity turned off (50% duty cycle).

The duration of the startup and shutdown ramp is 100 ms + X ms, where X is the CSTART capacitor value in nF.

It is recommended to use 100nF CSTART in BTL and PBTL mode and 1  $\mu$ F in SE mode configuration. This results in ramp times of 200 ms and 1.1s respectively. The longer ramp time in SE configuration allows charge and discharge of the output AC coupling capacitor without audible artifacts.



STARTUP/SHUTDOWN RAMP

#### **UNUSED OUTPUT CHANNELS**

If all available output channels are not used, it is recommended to disable switching of unused output nodes to reduce power consumption. Furthermore by disabling unused output channels the cost of unused output LC demodulation filters can be avoided.

Disabling a channel is done by leave the bootstrap capacitor (BST) unstuffed and connecting the respective input to GND. The unused output pin(s) can be left floating. Please note that the PVDD decoupling capacitors still need to be mounted.

Operating PWM Unused Output INPUT\_A INPUT\_B INPUT\_C INPUT\_D **Unstuffed Component** Mode Input Configuration Channel 000 2N + 1AΒ **GND GND PWMc** PWMd BST\_A & BST\_B capacitor 001 1N + 1 2 x BTL **PWMa PWMb** BST\_C & BST\_D capacitor CD **GND** GND 010 2N + 1 Α **GND PWMb PWMc PWMd** BST A capacitor В **PWMa GND PWMc PWMd** BST\_B capacitor 101 1N + 1 4 x SF С PWMa PWMb GND PWMd BST\_C capacitor PWMa **PWMb** D **PWM**c **GND** BST\_D capacitor

**Table 2. Unused Output Channels** 



#### **DEVICE PROTECTION SYSTEM**

The TAS5624A contains advanced protection circuitry carefully designed to facilitate system integration and ease of use, as well as to safeguard the device from permanent failure due to a wide range of fault conditions such as short circuits, overload, overtemperature, and undervoltage. The TAS5624A responds to a fault by immediately setting the power stage in a high-impedance (Hi-Z) state and asserting the FAULT pin low. In situations other than overload and overtemperature error (OTE), the device automatically recovers when the fault condition has been removed, i.e., the supply voltage has increased.

The device will function on errors, as shown in the following table.

**BTL Mode PBTL Mode** SE Mode **Channel Fault Turns Off Channel Fault Turns Off Channel Fault Turns Off** A+B A+B+C+D A+B Α Α Α В В В С C+D С С C+D D D D

**Table 3. Device Protection** 

Bootstrap UVP does not shutdown according to the table, it shuts down the respective high-side FET.

## PIN-TO-PIN SHORT CIRCUIT PROTECTION (PPSC)

The PPSC detection system protects the device from permanent damage if a power output pin (OUT\_X) is shorted to GND or PVDD\_X. For comparison, the OC protection system detects an over current after the demodulation filter where PPSC detects shorts directly at the pin before the filter. PPSC detection is performed at startup i.e. when VDD is supplied, consequently a short to either GND or PVDD\_X after system startup will not activate the PPSC detection system. When PPSC detection is activated by a short on the output, all half bridges are kept in a Hi-Z state until the short is removed, the device then continues the startup sequence and starts switching. The detection is controlled globally by a two step sequence. The first step ensures that there are no shorts from OUT\_X to GND, the second step tests that there are no shorts from OUT\_X to PVDD\_X. The total duration of this process is roughly proportional to the capacitance of the output LC filter. The typical duration is <15 ms/µF. While the PPSC detection is in progress, FAULT is kept low, and the device will not react to changes applied to the RESET pins. If no shorts are present the PPSC detection passes, and FAULT is released. A device reset will not start a new PPSC detection. PPSC detection is enabled in BTL and PBTL output configurations, the detection is not performed in SE mode. To make sure not to trip the PPSC detection system it is recommended not to insert resistive load to GND or PVDD\_X.

#### **OVERTEMPERATURE PROTECTION**

The TAS5624A has a two-level temperature-protection system that asserts an active-low warning signal (OTW) when the device junction temperature exceeds 125°C (typical). If the device junction temperature exceeds 155°C (typical), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and FAULT being asserted low. OTE is latched in this case. To clear the OTE latch, RESET must be asserted. Thereafter, the device resumes normal operation.

## OVERTEMPERATURE WARNING, OTW

The over temperature warning  $\overline{\text{OTW}}$  asserts when the junction temperature has exceeded recommended operating temperature. Operation at junction temperatures above  $\overline{\text{OTW}}$  threshold is exceeding recommended operation conditions and is strongly advised to avoid.

If  $\overline{\text{OTW}}$  asserts, action should be taken to reduce power dissipation to allow junction temperature to decrease until it gets below the  $\overline{\text{OTW}}$  hysteresis threshold. This action can be decreasing audio volume or turning on a system cooling fan.

Product Folder Link(s): TAS5624A

## UNDERVOLTAGE PROTECTION (UVP) AND POWER-ON RESET (POR)

The UVP and POR circuits of the TAS5624A fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the overload circuit (OLP) and ensures that all circuits are fully operational when the GVDD\_X and VDD supply voltages reach stated in the Electrical Characteristics table. Although GVDD\_X and VDD are independently monitored, a supply voltage drop below the UVP threshold on any VDD or GVDD\_X pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and FAULT being asserted low. The device automatically resumes operation when all supply voltages have increased above the UVP threshold.

#### **ERROR REPORTING**

Note that asserting RESET low forces the FAULT signal high, independent of faults being present. TI recommends monitoring the OTW signal using the system micro controller and responding to an overtemperature warning signal by, e.g., turning down the volume to prevent further heating of the device resulting in device shutdown (OTE).

To reduce external component count, an internal pullup resistor to 3.3 V is provided on FAULT, CLIP, and OTW outputs. See Electrical Characteristics table for actual values.

The FAULT, OTW, pins are active-low, open-drain outputs. Their function is for protection-mode signaling to a PWM controller or other system-control device.

Any fault resulting in device shutdown is signaled by the FAULT pin going low. Likewise, OTW goes low when the device junction temperature exceeds 125°C (see the following table).

|       |                                                                      | . 5                                                                               |
|-------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| FAULT | FAULT OTW DESCRIPTION                                                |                                                                                   |
| 0     | 0                                                                    | Overtemperature (OTE) or overload (OLP) or undervoltage (UVP)                     |
| 0     | 1                                                                    | Overload (OLP) or undervoltage (UVP)                                              |
| 1     | 1 0 Junction temperature higher than 125°C (overtemperature warning) |                                                                                   |
| 1     | 1                                                                    | Junction temperature lower than 125°C and no OLP or UVP faults (normal operation) |

**Table 4. Error Reporting** 

#### **FAULT HANDLING**

If a fault situation occurs while in operation, the device will act accordingly to the fault being a global or a channel fault. A global fault is a chip-wide fault situation and will cause all PWM activity of the device to be shut down, and will assert FAULT low. A global fault is a latching fault and clearing FAULT and restart operation requires resetting the device by toggling RESET. Toggling RESET should never be allowed with excessive system temperature, so it is advised to monitor RESET by a system microcontroller and only allow releasing RESET (RESET high) if the OTW signal is cleared (high). A channel fault will result in shutdown of the PWM activity of the affected channel(s). Note that asserting RESET low forces the FAULT signal high, independent of faults being present. TI recommends monitoring the OTW signal using the system micro controller and responding to an over temperature warning signal by, e.g., turning down the volume to prevent further heating of the device resulting in device shutdown (OTE).

**Table 5. Fault Handling** 

| Fault/Event    | Fault/Event<br>Description | Global or<br>Channel  | Reporting<br>Method | Latched/Self<br>Clearing                         | Action needed to Clear                          | Output FETs      |  |
|----------------|----------------------------|-----------------------|---------------------|--------------------------------------------------|-------------------------------------------------|------------------|--|
| PVDD_X UVP     |                            |                       |                     |                                                  |                                                 |                  |  |
| VDD UVP        | Valtage Fault              | Global                | FAULT Pin           | FAULT Pin Self Clearing Increase affected supply |                                                 | Hi-Z             |  |
| GVDD_X UVP     | Voltage Fault              | Global                | FAULT PIN           | Sell Cleaning                                    | voltage                                         | ПІ-Д             |  |
| AVDD UVP       |                            |                       |                     |                                                  |                                                 |                  |  |
| POR (DVDD UVP) | Power On<br>Reset          | Global                | FAULT Pin           | Self Clearing                                    | Allow DVDD to rise                              | H-Z              |  |
| BST UVP        | Voltage Fault              | Channel (half bridge) | None                | Self Clearing                                    | Allow BST cap to recharge (lowside on, VDD 12V) | HighSide Off     |  |
| OTW            | Thermal<br>Warning         | Global                | OTW Pin             | Self Clearing                                    | Cool below lower OTW threshold                  | Normal operation |  |

Product Folder Link(s): TAS5624A

#### **Table 5. Fault Handling (continued)**

| Fault/Event                                                                                                                                                                                          | Fault/Event<br>Description | Global or<br>Channel | Reporting<br>Method | Latched/Self<br>Clearing | Action needed to Clear              | Output FETs                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|---------------------|--------------------------|-------------------------------------|------------------------------------|
| OTE (OTSD)                                                                                                                                                                                           | Thermal<br>Shutdown        | Global               | FAULT Pin           | Latched                  | Toggle RESET                        | Hi-Z                               |
| OLP (CBC >2.6ms)                                                                                                                                                                                     | OC shutdown                | Channel              | FAULT Pin           | Latched                  | Toggle RESET                        | Hi-Z                               |
| Latched OC (ROC >47k)                                                                                                                                                                                | OC shutdown                | Channel              | FAULT Pin           | Latched                  | Toggle RESET                        | Hi-Z                               |
| CBC (24k <roc<33k)< td=""><td>OC Limiting</td><td>Channel</td><td>None</td><td>Self Clearing</td><td>reduce signal level or remove short</td><td>Flip state, cycle by cycle at fs/2</td></roc<33k)<> | OC Limiting                | Channel              | None                | Self Clearing            | reduce signal level or remove short | Flip state, cycle by cycle at fs/2 |
| Stuck at Fault <sup>(1)</sup> (1 to 3 channels)                                                                                                                                                      | No PWM                     | Channel              | None                | Self Clearing            | resume PWM                          | Hi-Z                               |
| Stuck at Fault <sup>(1)</sup> (All channels)                                                                                                                                                         | No PWM                     | Global               | None                | Self Clearing            | resume PWM                          | Hi-Z                               |

<sup>(1)</sup> Stuck at Fault occurs when input PWM drops below minimum PWM frame rate given in Recommended Operating Conditions.

#### **DEVICE RESET**

When RESET is asserted low, all power-stage FETs in the four half-bridges are forced into a high-impedance (Hi-Z) state.

In BTL modes, to accommodate bootstrap charging prior to switching start, asserting the reset input low enables weak pulldown of the half-bridge outputs. In the SE mode, the output is forced into a high impedance state when asserting the reset input low. Asserting reset input low removes any fault information to be signaled on the FAULT output, i.e., FAULT is forced high. A rising-edge transition on reset input allows the device to resume operation after an overload fault. To ensure thermal reliability, the rising edge of RESET must occur no sooner than 4 ms after the falling edge of FAULT.

#### SYSTEM DESIGN CONSIDERATION

A rising-edge transition on RESET input allows the device to execute the startup sequence and starts switching.

Apply audio only according to the timing information for startup and shutdown sequence. That will start and stop the amplifier without audible artifacts in the output transducers.

The  $\overline{\text{CLIP}}$  signal indicates that the output is approaching clipping (when output PWM starts skipping pulses due to loop filter saturation). The signal can be used to initiate an audio volume decrease or to adjust the power supply rail.

The device inverts the audio signal from input to output.

The DVDD and AVDD pins are not recommended to be used as a voltage source for external circuitry.

Submit Documentation Feedback



#### **APPLICATION INFORMATION**

#### PCB MATERIAL RECOMMENDATION

FR-4 Glass Epoxy material with 1oz. (35  $\mu$ m) is recommended for use with the TAS5624A. The use of this material can provide for higher power output, improved thermal performance, and better EMI margin (due to lower PCB trace inductance.

#### PVDD CAPACITOR RECOMMENDATION

The large capacitors used in conjunction with each full-bridge, are referred to as the PVDD Capacitors. These capacitors should be selected for proper voltage margin and adequate capacitance to support the power requirements. In practice, with a well designed system power supply,  $1000~\mu F$ , 50~V should support most applications. The PVDD capacitors should be low ESR type because they are used in a circuit associated with high-speed switching.

#### **DECOUPLING CAPACITOR RECOMMENDATION**

To design an amplifier that has robust performance, passes regulatory requirements, and exhibits good audio performance, good quality decoupling capacitors should be used. In practice, X5R or better should be used in this application.

The voltage of the decoupling capacitors should be selected in accordance with good design practices. Temperature, ripple current, and voltage overshoot must be considered. This fact is particularly true in the selection of the close decoupling capacitor that is placed on the power supply to each half-bridge. It must withstand the voltage overshoot of the PWM switching, the heat generated by the amplifier during high power output, and the ripple current created by high power output. A minimum voltage rating of 50V is required for use with a 36 V power supply.

See the TAS5624ADDVEVM User's Guide for more details including layout and Bill-of-Materials.

Product Folder Link(s): TAS5624A

# TEXAS INSTRUMENTS

#### **TYPICAL BTL APPLICATION**



Figure 13. Typical Differential (2N) BTL Application with AD Modulation Filters



## TYPICAL SE CONFIGURATION



Figure 14. Typical (1N) SE Application

## TEXAS INSTRUMENTS

#### **TYPICAL PBTL CONFIGURATION**



Figure 15. Typical Differential (2N) PBTL Application with AD Modulation Filter

2 Submit Documentation Feedback

#### CIRCUIT COMPONENT AND PRINTED CIRCUIT BOARD RECOMMENDATION

These requirements must be followed to achieve best performance and reliability and minimum ground bounce at rated output power of TAS5624A.

#### CIRCUIT COMPONENT REQUIREMENTS

A number of circuit components are critical to performance and reliability. They include LC filter inductors and capacitors, decoupling capacitors and the heatsink. The best detailed reference for these is the TAS5624A EVM BOM in the user's guide, which includes components that meet all the following requirements.

- High frequency decoupling capacitors: small high frequency decoupling capacitors are placed next to the IC to control switching spikes and keep high frequency currents in a tight loop to achieve best performance and reliability and EMC. They must be high quality ceramic parts with material like X7R or X5R and voltage ratings at least 30% greater than PVDD, to minimize loss of capacitance caused by applied DC voltage. (Capacitors made of materials like Y5V or Z5U should never be used in decoupling circuits or audio circuits because their capacitance falls dramatically with applied DC and AC voltage, often to 20% of rated value or less.)
- Bulk decoupling capacitors: large bulk decoupling capacitors are placed as close as possible to the IC to stabilize the power supply at lower frequencies. They must be high quality aluminum parts with low ESR and ESL and voltage ratings at least 25% more than PVDD to handle power supply ripple currents and voltages.
- LC filter inductors: to maintain high efficiency, short circuit protection and low distortion, LC filter inductors must be linear to at least the OCP limit and must have low DC resistance and core losses. For SCP, minimum working inductance, including all variations of tolerance, temperature and current level, must be 5µH. Inductance variation of more than 1% over the output current range can cause increased distortion.
- LC filter capacitors: to maintain low distortion and reliable operation, LC filter capacitors must be linear to twice the peak output voltage. For reliability, capacitors must be rated to handle the audio current generated in them by the maximum expected audio output voltage at the highest audio frequency.
- Heatsink: The heatsink must be fabricated with the PowerPAD™ contact area spaced 1.0mm +/-0.01mm above mounting areas that contact the PCB surface. It must be supported mechanically at each end of the IC. This mounting ensures the correct pressure to provide good mechanical, thermal and electrical contact with TAS5624A PowerPAD™. The PowerPAD™ contact area must be bare and must be interfaced to the PowerPAD™ with a thin layer (about 1mil) of a thermal compound with high thermal conductivity.

#### PRINTED CIRCUIT BOARD REQUIREMENTS

PCB layout, audio performance, EMC and reliability are linked closely together, and solid grounding improves results in all these areas. The circuit produces high, fast-switching currents, and care must be taken to control current flow and minimize voltage spikes and ground bounce at IC ground pins. Critical components must be placed for best performance and PCB traces must be sized for the high audio currents that the IC circuit produces.

Grounding: ground planes must be used to provide the lowest impedance and inductance for power and audio signal currents between the IC and its decoupling capacitors, LC filters and power supply connection. The area directly under the IC should be treated as central ground area for the device, and all IC grounds must be connected directly to that area. A matrix of vias must be used to connect that area to the ground plane. Ground planes can be interrupted by radial traces (traces pointing away from the IC), but they must never be interrupted by circular traces, which disconnect copper outside the circular trace from copper between it and the IC. Top and bottom areas that do not contain any power or signal traces should be flooded and connected with vias to the ground plane.

Decoupling capacitors: high frequency decoupling capacitors must be located within 2mm of the IC and connected directly to PVDD and GND pins with solid traces. Vias must not be used to complete these connections, but several vias must be used at each capacitor location to connect top ground directly to the ground plane. Placement of bulk decoupling capacitors is less critical, but they still must be placed as close as possible to the IC with strong ground return paths. Typically the heatsink sets the distance.

LC filters: LC filters must be placed as close as possible to the IC after the decoupling capacitors. The capacitors must have strong ground returns to the IC through top and bottom grounds for effective operation.

Product Folder Link(s): TAS5624A



PCB copper must be at least 1 ounce thickness. PVDD and output traces must be wide enough to carry expected average currents without excessive temperature rise. PWM input traces must be kept short and close together on the input side of the IC and must be shielded with ground flood to avoid interference from high power switching signals.

The heatsink must be grounded well to the PCB near the IC, and a thin layer of highly conductive thermal compound (about 1mil) must be used to connect the heatsink to the PowerPAD™.



**Note T1**: Bottom and top layer ground plane areas are used to provide strong ground connections. The area under the IC must be treated as central ground, with IC grounds connected there and a strong via matrix connecting the area to bottom ground plane. The ground path from the IC to the power supply ground through top and bottom layers must be strong to provide very low impedance to high power and audio currents.

**Note T2**: Low impedance X7R or X5R ceramic high frequency decoupling capacitors must be placed within 2mm of PVDD and GND pins and connected directly to them and to top ground plane to provide good decoupling of high frequency currents for best performance and reliability. Their DC voltage rating must be 2 times PVDD.

**Note T3**: Low impedance electrolytic bulk decoupling capacitors must be placed as close as possible to the IC. Typically the heat sink sets the distance. Wide PVDD traces are routed on the top layer with direct connections to the pins, without going through vias.

**Note T4**: LC filter inductors and capacitors must be placed as close as possible to the IC after decoupling capacitors. Inductors must have low DC resistance and switching losses and must be linear to at least the OCP (over current protection) limit. Capacitors must be linear to at least twice the maximum output voltage and must be capable of conducting currents generated by the maximum expected high frequency output.

**Note T5**: Bulk decoupling capacitors and LC filter capacitors must have strong ground return paths through ground plane to the central ground area under the IC.

**Note T6**: The heat sink must have a good thermal and electrical connection to PCB ground and to the IC PowerPAD™. It must be connected to the PowerPad through a thin layer, about 1 mil, of highly conductive thermal compound.

Figure 16. Printed Circuit Board - Top Layer

24



**Note B1**: A wide PVDD bus and a wide ground path must be used to provide very low impedance to high power and audio currents to the power supply. Top and bottom ground planes must be connected with vias at many points to reinforce the ground connections.

Note B2: Wide output traces can be routed on the bottom layer and connected to output pins with strong via arrays.

Figure 17. Printed Circuit Board - Bottom Layer



## PACKAGE OPTION ADDENDUM

14-Feb-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TAS5624ADDV      | ACTIVE | HTSSOP       | DDV     | 44   | 35   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | 0 to 70      | TAS5624A       | Samples |
| TAS5624ADDVR     | ACTIVE | HTSSOP       | DDV     | 44   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | 0 to 70      | TAS5624A       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

14-Feb-2014

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                   |                                 |                                     |                              |                            |

## PACKAGE MATERIALS INFORMATION

www.ti.com 18-Aug-2014

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TAS5624ADDVR | HTSSOP          | DDV                | 44 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

www.ti.com 18-Aug-2014



#### \*All dimensions are nominal

|   | Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| I | TAS5624ADDVR | HTSSOP              | DDV | 44   | 2000 | 367.0       | 367.0      | 45.0        |  |

DDV (R-PDSO-G44) PowerPAD TM PLASTIC SMALL OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be attached directly to an external heatsink. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. See the product data sheet for details regarding the exposed thermal pad dimensions.

PowerPAD is a trademark of Texas Instruments.



# DDV (R-PDSO-G44)

PowerPAD ™SMALL O<u>UTLINE PACKAGE</u>

## THERMAL INFORMATION

This PowerPAD<sup> $\mathbf{M}$ </sup> package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

Top View

4206975-6/D 07/11

NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments

