## **TIC226 SERIES**

## **SILICON TRIACS**

Copyright © 1997, Power Innovations Limited, UK

APRIL 1971 - REVISED MARCH 1997

- 8 A RMS, 70 A Peak
- **Glass Passivated Wafer**
- 400 V to 800 V Off-State Voltage
- Max I<sub>GT</sub> of 50 mA (Quadrants 1 3)

## (TOP VIEW) MT1 ⊂ 2 3

**TO-220 PACKAGE** 

Pin 2 is in electrical contact with the mounting base.

MDC2ACA

## absolute maximum ratings over operating case temperature (unless otherwise noted)

| RATING                                                                                 | SYMBOL              | VALUE            | UNIT        |    |
|----------------------------------------------------------------------------------------|---------------------|------------------|-------------|----|
|                                                                                        | TIC226D             |                  | 400         |    |
| Repetitive peak off-state voltage (see Note 1)                                         | TIC226M             | \/               | 600         | V  |
|                                                                                        | TIC226S             | $V_{DRM}$        | 700         | V  |
|                                                                                        | TIC226N             |                  | 800         |    |
| Full-cycle RMS on-state current at (or below) 85°C case temperature (see Note          | I <sub>T(RMS)</sub> | 8                | Α           |    |
| Peak on-state surge current full-sine-wave (see Note 3)                                |                     |                  | 70          | Α  |
| Peak on-state surge current half-sine-wave (see Note 4)                                |                     |                  | 80          | Α  |
| Peak gate current                                                                      |                     |                  | ±1          | Α  |
| Peak gate power dissipation at (or below) 85°C case temperature (pulse width ≤ 200 μs) |                     |                  | 2.2         | W  |
| Average gate power dissipation at (or below) 85°C case temperature (see Note 5)        |                     |                  | 0.9         | W  |
| Operating case temperature range                                                       |                     |                  | -40 to +110 | °C |
| Storage temperature range                                                              |                     | T <sub>stg</sub> | -40 to +125 | °C |
| Lead temperature 1.6 mm from case for 10 seconds                                       |                     |                  | 230         | °C |

- NOTES: 1. These values apply bidirectionally for any value of resistance between the gate and Main Terminal 1.
  - 2. This value applies for 50-Hz full-sine-wave operation with resistive load. Above 85°C derate linearly to 110°C case temperature at the rate of 320 mA/°C.
  - 3. This value applies for one 50-Hz full-sine-wave when the device is operating at (or below) the rated value of on-state current. Surge may be repeated after the device has returned to original thermal equilibrium. During the surge, gate control may be lost.
  - 4. This value applies for one 50-Hz half-sine-wave when the device is operating at (or below) the rated value of on-state current. Surge may be repeated after the device has returned to original thermal equilibrium. During the surge, gate control may be lost.
  - 5. This value applies for a maximum averaging time of 20 ms.

## electrical characteristics at 25°C case temperature (unless otherwise noted)

| PARAMETER TEST CONDITIONS |                                   |                                               |                    | MIN                       | TYP | MAX  | UNIT |    |
|---------------------------|-----------------------------------|-----------------------------------------------|--------------------|---------------------------|-----|------|------|----|
| I <sub>DRM</sub>          | Repetitive peak off-state current | V <sub>D</sub> = rated V <sub>DRM</sub>       | I <sub>G</sub> = 0 | T <sub>C</sub> = 110°C    |     |      | ±2   | mA |
|                           |                                   | V <sub>supply</sub> = +12 V†                  | $R_L = 10 \Omega$  | t <sub>p(g)</sub> > 20 μs |     | 2    | 50   |    |
| I <sub>GTM</sub>          | Peak gate trigger                 | $V_{\text{supply}} = +12 \text{ V}\dagger$    | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | -12  | -50  | mA |
|                           | current                           | $V_{\text{supply}} = -12 \text{ V}\dagger$    | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | -9   | -50  | ША |
|                           |                                   | $V_{\text{supply}} = -12 \text{ V}\dagger$    | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | 20   |      |    |
| V <sub>GTM</sub>          |                                   | V <sub>supply</sub> = +12 V†                  | $R_L = 10 \Omega$  | t <sub>p(g)</sub> > 20 μs |     | 0.7  | 2    |    |
|                           | Peak gate trigger                 | $V_{\text{supply}} = +12 \text{ V}\dagger$    | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | -0.8 | -2   | V  |
|                           | voltage                           | $V_{\text{supply}} = -12 \text{ V}\dagger$    | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | -0.8 | -2   | ٧  |
|                           |                                   | $V_{\text{supply}} = -12 \text{ V}^{\dagger}$ | $R_L = 10 \Omega$  | $t_{p(g)} > 20 \mu s$     |     | 0.9  | 2    |    |

<sup>†</sup> All voltages are with respect to Main Terminal 1.

#### PRODUCT INFORMATION

Information is current as of publication date. Products conform to specifications in accordance with the terms of Power Innovations standard warranty. Production processing does not necessarily include testing of all parameters.



www.agelectronica.com

# TIC226 SERIES SILICON TRIACS

APRIL 1971 - REVISED MARCH 1997

## electrical characteristics at 25°C case temperature (unless otherwise noted) (continued)

|                      | PARAMETER                                  | TEST CONDITIONS                                                                                |                          |                                                                     | MIN | TYP     | MAX       | UNIT |
|----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------|-----|---------|-----------|------|
| $V_{TM}$             | Peak on-state voltage                      | I <sub>TM</sub> = ±12 A                                                                        | $I_G = 50 \text{ mA}$    | (see Note 6)                                                        |     | ±1.6    | ±2.1      | V    |
| I <sub>H</sub>       | Holding current                            | $V_{\text{supply}} = +12 \text{ V}^{\dagger}$ $V_{\text{supply}} = -12 \text{ V}^{\dagger}$    | $I_{G} = 0$ $I_{G} = 0$  | Init' $I_{TM} = 100 \text{ mA}$<br>Init' $I_{TM} = -100 \text{ mA}$ |     | 5<br>-9 | 30<br>-30 | mA   |
| IL                   | Latching current                           | $V_{\text{supply}} = +12 \text{ V}^{\dagger}$<br>$V_{\text{supply}} = -12 \text{ V}^{\dagger}$ | (see Note 7)             |                                                                     |     | /       | 50<br>-50 | mA   |
| dv/dt                | Critical rate of rise of off-state voltage | V <sub>DRM</sub> = Rated V <sub>DRM</sub>                                                      | I <sub>G</sub> = 0       | T <sub>C</sub> = 110°C                                              |     | ±100    |           | V/µs |
| dv/dt <sub>(c)</sub> | Critical rise of commutation voltage       | V <sub>DRM</sub> = Rated V <sub>DRM</sub>                                                      | I <sub>TRM</sub> = ±12 A | T <sub>C</sub> = 85°C                                               | ±5  |         |           | V/µs |

<sup>†</sup> All voltages are with respect to Main Terminal 1.

NOTES: 6. This parameter must be measured using pulse techniques, t<sub>p</sub> = ≤ 1 ms, duty cycle ≤ 2 %. Voltage-sensing contacts separate from the current carrying contacts are located within 3.2 mm from the device body.

7. The triacs are triggered by a 15-V (open-circuit amplitude) pulse supplied by a generator with the following characteristics:  $R_G = 100 \ \Omega$ ,  $t_{p(g)} = 20 \ \mu s$ ,  $t_r = \le 15 \ ns$ ,  $f = 1 \ kHz$ .

## thermal characteristics

| PARAMETER                                                | MIN  | TYP | MAX  | UNIT |
|----------------------------------------------------------|------|-----|------|------|
| R <sub>0JC</sub> Junction to case thermal resistance     |      | 1   | 1.8  | °C/W |
| R <sub>0JA</sub> Junction to free air thermal resistance | - // |     | 62.5 | °C/W |

#### TYPICAL CHARACTERISTICS





## GATE TRIGGER VOLTAGE vs



## PRODUCT INFORMATION

# TIC226 SERIES SILICON TRIACS

APRIL 1971 - REVISED MARCH 1997

## **TYPICAL CHARACTERISTICS**



## 

# LATCHING CURRENT VS CASE TEMPERATURE





I<sub>GF</sub> - Gate Forward Current - A

Figure 4.

**SURGE ON-STATE CURRENT** 



PRODUCT INFORMATION



www.agelectronica.com

APRIL 1971 - REVISED MARCH 1997

## **TYPICAL CHARACTERISTICS**

## MAX RMS ON-STATE CURRENT



## MAX AVERAGE POWER DISSIPATED



## PARAMETER MEASUREMENT INFORMATION



NOTE A: The gate-current pulse is furnished by a trigger circuit which presents essentially an open circuit between pulses. The pulse is timed so that the off-state-voltage duration is approximately 800 µs.

Figure 9.

PMC2AA

#### PRODUCT INFORMATION

APRIL 1971 - REVISED MARCH 1997

#### **MECHANICAL DATA**

## **TO-220**

#### 3-pin plastic flange-mount package

This single-in-line package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly.



NOTES: A. The centre pin is in electrical contact with the mounting tab.

- B. Mounting tab corner profile according to package version.
- C. Typical fixing hole centre stand off height according to package version. Version 1, 18.0 mm. Version 2, 17.6 mm.

MDXXBE

#### PRODUCT INFORMATION



APRIL 1971 - REVISED MARCH 1997

## **IMPORTANT NOTICE**

Power Innovations Limited (PI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to verify, before placing orders, that the information being relied on is current.

PI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with PI's standard warranty. Testing and other quality control techniques are utilized to the extent PI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except as mandated by government requirements.

PI accepts no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor is any license, either express or implied, granted under any patent right, copyright, design right, or other intellectual property right of PI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

PI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS.

Copyright © 1997, Power Innovations Limited

PRODUCT INFORMATION