- Push-Pull CMOS Output Drives Capacitive Loads Without Pullup Resistor,
   I<sub>O</sub> = ± 8 mA
- Very Low Power . . . 100 μW Typ at 5 V
- Fast Response Time . . . t<sub>PLH</sub> = 2.7 μs Typ With 5-mV Overdrive
- Single-Supply Operation . . . 3 V to 16 V TLC3702M . . . 4 V to 16 V
- On-Chip ESD Protection

#### description

The TLC3702 consists of two independent micropower voltage comparators designed to operate from a single supply and be compatible with modern HCMOS logic systems. They are functionally similar to the LM339 but use one-twentieth of the power for similar response times. The push-pull CMOS output stage drives capacitive loads directly without a power-consuming pullup resistor to achieve the stated response time. Eliminating the pullup resistor not only reduces power dissipation, but also saves board space and component cost. The output stage is also fully compatible with TTL requirements.

Texas Instruments LinCMOS™ process offers superior analog performance to standard CMOS processes. Along with the standard CMOS advantages of low power without sacrificing speed, high input impedance, and low bias currents, the LinCMOS™ process offers extremely stable input offset voltages with large differential input voltages. This characteristic makes it possible to build reliable CMOS comparators.



#### FK PACKAGE (TOP VIEW)



NC - No internal connection

#### symbol (each comparator)



The TLC3702C is characterized for operation over the commercial temperature range of 0°C to 70°C. The TLC3702I is characterized for operation over the extended industrial temperature range of –40°C to 85°C. The TLC3702M is characterized for operation over the full military temperature range of –55°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinCMOS is a trademark of Texas Instruments Incorporated.



#### **AVAILABLE OPTIONS**

|                | V                              |                   |                 |                     |                    |
|----------------|--------------------------------|-------------------|-----------------|---------------------|--------------------|
| T <sub>A</sub> | V <sub>IO</sub> max<br>at 25°C | SMALL OUTLINE (D) | CERAMIC<br>(FK) | CERAMIC DIP<br>(JG) | PLASTIC DIP<br>(P) |
| 0°C to 70°C    | 5 mV                           | TLC3702CD         |                 | _                   | TLC3702CP          |
| -40°C to 85°C  | 5 mV                           | TLC3702ID         |                 | _                   | TLC3702IP          |
| –55°C to 125°C | 5 mV                           | TLC3702MD         | TLC3702MFK      | TLC3702MJG          | _                  |

The D package is available taped and reeled. Add R suffix to the device type (e.g., TLC3702CDR).

#### functional block diagram (each comparator)



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>DD</sub> (see Note 1)                                          | 18 V     |
|---------------------------------------------------------------------------------------------|----------|
| Differential input voltage, $V_{\text{ID}}$ (see Note 2)                                    | ±18 V    |
| nput voltage range, V <sub>I</sub> –0.3 V to                                                | $V_{DD}$ |
| Output voltage range, V <sub>O</sub> – 0.3 V to                                             | $V_{DD}$ |
| nput current, I <sub>I</sub> ±                                                              | 5 mA     |
| Dutput current, I $_{O}$ (each output) $\hspace{1cm} \dots \hspace{1cm} \pm \hspace{1cm} 2$ | 0 mA     |
| otal supply current into V <sub>DD</sub> 4                                                  | 0 mA     |
| otal current out of GND 4                                                                   | 0 mA     |
| Continuous total power dissipation                                                          | Table    |
| Operating free-air temperature range, T <sub>A</sub> : TLC3702C                             | 70°C     |
| TLC3702I40°C to                                                                             | 85°C     |
| TLC3702M                                                                                    | 25°C     |
| Storage temperature range                                                                   | 50°C     |
| Case temperature for 60 seconds: FK package                                                 | 260°C    |
| ead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or P package                 | 260°C    |
| ead temperature 1,6 mm (1/16 inch) from case for 60 seconds: JG package                     | 00°C     |

<sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.
  - 2. Differential voltages are at IN+ with respect to IN-.



SLCS013E - NOVEMBER 1986 - REVISED MARCH 2012

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 725 mW                             | 5.8 mW/°C                                      | 464 mW                                | 377 mW                                | 145 mW                                 |
| FK      | 1375 mW                            | 11.0 mW/°C                                     | 880 mW                                | 715 mW                                | 275 mW                                 |
| JG      | 1050 mW                            | 8.4 mW/°C                                      | 672 mW                                | 546 mW                                | 210 mW                                 |
| Р       | 1000 mW                            | 8.0 mW/°C                                      | 640 mW                                | 520 mW                                | N/A                                    |

#### recommended operating conditions

|                                                | TLC3702C |     |                       |      |
|------------------------------------------------|----------|-----|-----------------------|------|
|                                                | MIN      | NOM | MAX                   | UNIT |
| Supply voltage, V <sub>DD</sub>                | 3        | 5   | 16                    | V    |
| Common-mode input voltage, V <sub>IC</sub>     | - 0.2    |     | V <sub>DD</sub> – 1.5 | V    |
| High-level output current, I <sub>OH</sub>     |          |     | -20                   | mA   |
| Low-level output current, I <sub>OL</sub>      |          |     | 20                    | mA   |
| Operating free-air temperature, T <sub>A</sub> | 0        |     | 70                    | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

|                  |                                   |                                                      | _              | TLC3702C                   |     |     |      |
|------------------|-----------------------------------|------------------------------------------------------|----------------|----------------------------|-----|-----|------|
|                  | PARAMETER                         | TEST CONDITIONS†                                     | T <sub>A</sub> | MIN TYP                    |     | MAX | UNIT |
| V                | land affect valtage               | $V_{DD}$ = 5 V to 10 V,<br>$V_{IC}$ = $V_{ICR}$ min, | 25°C           |                            | 1.2 | 5   | mV   |
| V <sub>IO</sub>  | Input offset voltage              | See Note 3                                           | 0°C to 70°C    |                            |     | 6.5 | IIIV |
|                  | Last official accord              | V 05V                                                | 25°C           |                            | 1   |     | pА   |
| I <sub>IO</sub>  | Input offset current              | $V_{IC} = 2.5 V$                                     | 70°C           |                            |     | 0.3 | nA   |
|                  | Les these second                  | V 05V                                                | 25°C           |                            | 5   |     | pА   |
| I <sub>IB</sub>  | Input bias current                | V <sub>IC</sub> = 2.5 V                              | 70°C           |                            |     | 0.6 | nA   |
| .,               |                                   |                                                      | 25°C           | 0 to V <sub>DD</sub> – 1   |     |     | .,   |
| $V_{ICR}$        | Common-mode input voltage range   |                                                      | 0°C to 70°C    | 0 to V <sub>DD</sub> – 1.5 |     |     | V    |
|                  |                                   |                                                      | 25°C           |                            | 84  |     |      |
| CMRR             | Common-mode rejection ratio       | V <sub>IC</sub> = V <sub>ICR</sub> min               | 70°C           |                            | 84  |     | dB   |
|                  |                                   |                                                      | 0°C            |                            | 84  |     |      |
|                  |                                   |                                                      | 25°C           |                            | 85  |     |      |
| k <sub>SVR</sub> | Supply-voltage rejection ratio    | V <sub>DD</sub> = 5 V to 10 V                        | 70°C           |                            | 85  |     | dB   |
|                  |                                   |                                                      | 0°C            |                            | 85  |     |      |
|                  |                                   | V <sub>ID</sub> = 1 V,                               | 25°C           | 4.5                        | 4.7 |     |      |
| $V_{OH}$         | High-level output voltage         | $I_{OH} = -4 \text{ mA}$                             | 70°C           | 4.3                        |     |     | V    |
| .,               | La de de la la Harra              | V <sub>ID</sub> = −1 V,                              | 25°C           |                            | 210 | 300 | >/   |
| $V_{OL}$         | Low-level output voltage          | $I_{OH} = 4 \text{ mA}$                              | 70°C           |                            |     | 375 | mV   |
|                  | Supply ourrent (both comparators) | Outpute law. No load                                 | 25°C           |                            | 18  | 40  |      |
| I <sub>DD</sub>  | Supply current (both comparators) | Outputs low, No load                                 | 0°C to 70°C    |                            |     | 50  | μΑ   |

<sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3: The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V.



SLCS013E - NOVEMBER 1986 - REVISED MARCH 2012

#### recommended operating conditions

|                                                | TLC3702I |     |                       |      |
|------------------------------------------------|----------|-----|-----------------------|------|
|                                                | MIN      | NOM | MAX                   | UNIT |
| Supply voltage, V <sub>DD</sub>                | 3        | 5   | 16                    | V    |
| Common-mode input voltage, V <sub>IC</sub>     | -0.2     |     | V <sub>DD</sub> – 1.5 | V    |
| High-level output current, I <sub>OH</sub>     |          |     | -20                   | mA   |
| Low-level output current, I <sub>OL</sub>      |          |     | 20                    | mA   |
| Operating free-air temperature, T <sub>A</sub> | -40      |     | 85                    | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

|                  |                                   |                                                    | _              | TL                            | C3702I |     |      |
|------------------|-----------------------------------|----------------------------------------------------|----------------|-------------------------------|--------|-----|------|
|                  | PARAMETER                         | TEST CONDITIONS†                                   | T <sub>A</sub> | MIN                           | TYP    | MAX | UNIT |
| V                | land offeet valence               | V <sub>DD</sub> = 5 V to 10 V,                     | 25°C           |                               | 1.2    | 5   | \/   |
| V <sub>IO</sub>  | Input offset voltage              | V <sub>IC</sub> = V <sub>ICR</sub> min, See Note 3 | -40°C to 85°C  |                               |        | 7   | mV   |
|                  | land offert comment               | V 05.V                                             | 25°C           |                               | 1      |     | pА   |
| I <sub>IO</sub>  | Input offset current              | $V_{IC} = 2.5 \text{ V}$                           | 85°C           |                               |        | 1   | nA   |
|                  |                                   | V 05V                                              | 25°C           |                               | 5      |     | pА   |
| I <sub>IB</sub>  | Input bias current                | V <sub>IC</sub> = 2.5 V                            | 85°C           |                               |        | 2   | nA   |
|                  |                                   |                                                    | 25°C           | 0 to<br>V <sub>DD</sub> – 1   |        |     |      |
| V <sub>ICR</sub> | Common-mode input voltage range   |                                                    | -40°C to 85°C  | 0 to<br>V <sub>DD</sub> – 1.5 |        |     | V    |
|                  |                                   |                                                    | 25°C           |                               | 84     |     |      |
| CMRR             | Common-mode rejection ratio       | V <sub>IC</sub> = V <sub>ICR</sub> min             | 85°C           |                               | 84     |     | dB   |
|                  |                                   |                                                    | -40°C          |                               | 83     |     |      |
|                  |                                   |                                                    | 25°C           |                               | 85     |     |      |
| k <sub>SVR</sub> | Supply-voltage rejection ratio    | V <sub>DD</sub> = 5 V to 10 V                      | 85°C           |                               | 85     |     | dB   |
|                  |                                   |                                                    | -40°C          |                               | 83     |     |      |
|                  |                                   |                                                    | 25°C           | 4.5                           | 4.7    |     |      |
| V <sub>OH</sub>  | High-level output voltage         | $V_{ID} = 1 V$ , $I_{OH} = -4 \text{ mA}$          | 85°C           | 4.3                           |        |     | V    |
|                  |                                   |                                                    | 25°C           |                               | 210    | 300 |      |
| $V_{OL}$         | Low-level output voltage          | $V_{ID} = -1 V$ , $I_{OH} = -4 \text{ mA}$         | 85°C           |                               |        | 400 | mV   |
|                  | O and a small that the account of | O to to to                                         | 25°C           |                               | 18     | 40  |      |
| I <sub>DD</sub>  | Supply current (both comparators) | Outputs low, No load                               | -40°C to 85°C  |                               |        | 65  | μΑ   |

<sup>&</sup>lt;sup>†</sup> All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V.



SLCS013E - NOVEMBER 1986 - REVISED MARCH 2012

#### recommended operating conditions

|                                                | TLC3702M |     |                       |      |
|------------------------------------------------|----------|-----|-----------------------|------|
|                                                | MIN      | NOM | MAX                   | UNIT |
| Supply voltage, V <sub>DD</sub>                | 4        | 5   | 16                    | V    |
| Common-mode input voltage, V <sub>IC</sub>     | 0        |     | V <sub>DD</sub> – 1.5 | V    |
| High-level output current, I <sub>OH</sub>     |          |     | - 20                  | mA   |
| Low-level output current, I <sub>OL</sub>      |          |     | 20                    | mA   |
| Operating free-air temperature, T <sub>A</sub> | - 55     |     | 125                   | °C   |

# electrical characteristics at specified operating free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted)

|                  |                                               |                                                        | _              | TLC                           | 3702M |     |      |  |
|------------------|-----------------------------------------------|--------------------------------------------------------|----------------|-------------------------------|-------|-----|------|--|
|                  | PARAMETER                                     | TEST CONDITIONS†                                       | TA             | MIN                           | TYP   | MAX | UNIT |  |
| V                | land toffeet velters                          | V <sub>DD</sub> = 5 V to 10 V,                         | 25°C           |                               | 1.2   | 5   | mV   |  |
| $V_{IO}$         | Input offset voltage                          | $V_{IC} = V_{ICR}$ min, See Note 3                     | -55°C to 125°C |                               |       | 10  | IIIV |  |
|                  | Inner offeet europt                           | V 05V                                                  | 25°C           |                               | 1     |     | pА   |  |
| I <sub>IO</sub>  | Input offset current                          | V <sub>IC</sub> = 2.5 V                                | 125°C          |                               |       | 15  | nA   |  |
|                  | Les these sound                               | V 05V                                                  | 25°C           |                               | 5     |     | pА   |  |
| I <sub>IB</sub>  | Input bias current                            | V <sub>IC</sub> = 2.5 V                                | 125°C          |                               |       | 30  | nA   |  |
|                  |                                               |                                                        | 25°C           | 0 to<br>V <sub>DD</sub> – 1   |       |     | .,   |  |
| V <sub>ICR</sub> | Common-mode input voltage range               |                                                        | -55°C to 125°C | 0 to<br>V <sub>DD</sub> – 1.5 |       |     | V    |  |
|                  |                                               |                                                        | 25°C           |                               | 84    |     |      |  |
| CMRR             | Common-mode rejection ratio                   | V <sub>IC</sub> = V <sub>ICR</sub> min                 | 125°C          |                               | 83    |     | dB   |  |
|                  |                                               |                                                        | –55°C          |                               | 82    |     |      |  |
|                  |                                               |                                                        | 25°C           |                               | 85    |     |      |  |
| k <sub>SVR</sub> | Supply-voltage rejection ratio                | V <sub>DD</sub> = 5 V to 10 V                          | 125°C          |                               | 85    |     | dB   |  |
|                  |                                               |                                                        | – 55°C         |                               | 82    |     |      |  |
| .,               |                                               |                                                        | 25°C           | 4.5                           | 4.7   |     |      |  |
| V <sub>OH</sub>  | High-level output voltage                     | $V_{ID} = 1 \text{ V}, \qquad I_{OH} = -4 \text{ mA}$  | 125°C          | 4.2                           |       |     | V    |  |
| ,,               |                                               | V 4V 1                                                 | 25°C           |                               | 210   | 300 | .,   |  |
| $V_{OL}$         | Low-level output voltage                      | $V_{ID} = -1 \text{ V}, \qquad I_{OH} = -4 \text{ mA}$ | 125°C          |                               |       | 500 | mV   |  |
|                  | Occasion accessed that he are not seed to the | Outrota lass. Na land                                  | 25°C           |                               | 18    | 40  | 4    |  |
| I <sub>DD</sub>  | Supply current (both comparators)             | Outputs low, No load                                   | -55°C to 125°C |                               |       | 90  | μΑ   |  |

 $<sup>^{\</sup>dagger}$  All characteristics are measured with zero common-mode voltage unless otherwise noted.

NOTE 3. The offset voltage limits given are the maximum values required to drive the output up to 4.5 V or down to 0.3 V.



SLCS013E - NOVEMBER 1986 - REVISED MARCH 2012

#### switching characteristics, $V_{DD}$ = 5 V, $T_A$ = 25 $^{\circ}\text{C}$

| PARAMETER        |                                                               | TEST CONDITIONS                       |                   | TLC3702C, TLC3702I<br>TLC3702M |      |     | UNIT |  |
|------------------|---------------------------------------------------------------|---------------------------------------|-------------------|--------------------------------|------|-----|------|--|
|                  |                                                               |                                       |                   | MIN                            | TYP  | MAX |      |  |
|                  |                                                               |                                       | Overdrive = 2 mV  |                                | 4.5  |     |      |  |
|                  |                                                               |                                       | Overdrive = 5 mV  |                                | 2.7  |     |      |  |
| t <sub>PLH</sub> | Propagation delay time, low-to-high-level output <sup>†</sup> | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 10 mV |                                | 1.9  |     | μs   |  |
|                  |                                                               | OL = 30 pi                            | Overdrive = 20 mV |                                | 1.4  |     |      |  |
|                  |                                                               |                                       | Overdrive = 40 mV |                                | 1.1  |     |      |  |
|                  |                                                               | V <sub>I</sub> = 1.4 V ste            | p at IN+          |                                | 1.1  |     |      |  |
|                  |                                                               |                                       | Overdrive = 2 mV  | 4                              |      |     |      |  |
|                  |                                                               |                                       | Overdrive = 5 mV  |                                | 2.3  |     | 7    |  |
| t <sub>PHL</sub> | Propagation delay time, high-to-low-level output <sup>†</sup> | f = 10  kHz,<br>$C_1 = 50 \text{ pF}$ | Overdrive = 10 mV |                                | 1.5  |     | μs   |  |
|                  |                                                               | OL = 00 pi                            | Overdrive = 20 mV |                                | 0.95 |     |      |  |
|                  |                                                               |                                       | Overdrive = 40 mV |                                | 0.65 |     |      |  |
|                  |                                                               | V <sub>I</sub> = 1.4 V ste            | p at IN+          |                                | 0.15 |     |      |  |
| t <sub>f</sub>   | Fall time                                                     | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV |                                | 50   |     | ns   |  |
| t <sub>r</sub>   | Rise time                                                     | f = 10 kHz,<br>C <sub>L</sub> = 50 pF | Overdrive = 50 mV |                                | 125  |     | ns   |  |

 $<sup>^{\</sup>dagger}$  Simultaneous switching of inputs causes degradation in output response.



#### PRINCIPLES OF OPERATION

#### LinCMOS™ process

The LinCMOS™ process is a linear polysilicon-gate CMOS process. Primarily designed for single-supply applications, LinCMOS™ products facilitate the design of a wide range of high-performance analog functions from operational amplifiers to complex mixed-mode converters.

While digital designers are experienced with CMOS, MOS technologies are relatively new for analog designers. This short guide is intended to answer the most frequently asked questions related to the quality and reliability of LinCMOS™ products. Further questions should be directed to the nearest TI field sales office.

#### electrostatic discharge

CMOS circuits are prone to gate oxide breakdown when exposed to high voltages even if the exposure is only for very short periods of time. Electrostatic discharge (ESD) is one of the most common causes of damage to CMOS devices. It can occur when a device is handled without proper consideration for environmental electrostatic charges, e.g., during board assembly. If a circuit in which one amplifier from a dual op amp is being used and the unused pins are left open, high voltages tend to develop. If there is no provision for ESD protection, these voltages may eventually punch through the gate oxide and cause the device to fail. To prevent voltage buildup, each pin is protected by internal circuitry.

Standard ESD-protection circuits safely shunt the ESD current by providing a mechanism whereby one or more transistors break down at voltages higher than the normal operating voltages but lower than the breakdown voltage of the input gate. This type of protection scheme is limited by leakage currents which flow through the shunting transistors during normal operation after an ESD voltage has occurred. Although these currents are small, on the order of tens of nanoamps, CMOS amplifiers are often specified to draw input currents as low as tens of picoamps.

To overcome this limitation, TI design engineers developed the patented ESD-protection circuit shown in Figure 1. This circuit can withstand several successive 2-kV ESD pulses, while reducing or eliminating leakage currents that may be drawn through the input pins. A more detailed discussion of the operation of the TI ESD-protection circuit is presented on the next page.

All input and output pins on LinCMOS<sup>TM</sup> and Advanced LinCMOS<sup>TM</sup> products have associated ESD-protection circuitry that undergoes qualification testing to withstand 2000 V discharged from a 100-pF capacitor through a 1500- $\Omega$  resistor (human body model) and 200 V from a 100-pF capacitor with no current-limiting resistor (charged device model). These tests simulate both operator and machine handling of devices during normal test and assembly operations.



Figure 1. LinCMOS™ ESD-Protection Schematic

LinCMOS and Advanced LinCMOS are trademarks of Texas Instruments Incorporated.



SLCS013E - NOVEMBER 1986 - REVISED MARCH 2012

#### PRINCIPLES OF OPERATION

#### input protection circuit operation

Texas Instruments patented protection circuitry allows for both positive- and negative-going ESD transients. These transients are characterized by extremely fast rise times and usually low energies, and can occur both when the device has all pins open and when it is installed in a circuit.

#### positive ESD transients

Initial positive charged energy is shunted through Q1 to  $V_{SS}$ . Q1 turns on when the voltage at the input rises above the voltage on the  $V_{DD}$  pin by a value equal to the  $V_{BE}$  of Q1. The base current increases through R2 with input current as Q1 saturates. The base current through R2 forces the voltage at the drain and gate of Q2 to exceed its threshold level ( $V_T \sim$  22 to 26 V) and turn Q2 on. The shunted input current through Q1 to  $V_{SS}$  is now shunted through the n-channel enhancement-type MOSFET Q2 to  $V_{SS}$ . If the voltage on the input pin continues to rise, the breakdown voltage of the zener diode D3 is exceeded and all remaining energy is dissipated in R1 and D3. The breakdown voltage of D3 is designed to be 24 V to 27 V, which is well below the gate-oxide voltage of the circuit to be protected.

#### negative ESD transients

The negative charged ESD transients are shunted directly through D1. Additional energy is dissipated in R1 and D2 as D2 becomes forward biased. The voltage seen by the protected circuit is –0.3 V to –1 V (the forward voltage of D1 and D2).

#### circuit-design considerations

LinCMOS<sup>TM</sup> products are being used in actual circuit environments that have input voltages that exceed the recommended common-mode input voltage range and activate the input protection circuit. Even under normal operation, these conditions occur during circuit power up or power down, and in many cases, when the device is being used for a signal conditioning function. The input voltages can exceed  $V_{ICR}$  and not damage the device only if the inputs are current limited. The recommended current limit shown on most product data sheets is  $\pm 5$  mA. Figure 2 and Figure 3 show typical characteristics for input voltage versus input current.

Normal operation and correct output state can be expected even when the input voltage exceeds the positive supply voltage. Again, the input current should be externally limited even though internal positive current limiting is achieved in the input protection circuit by the action of Q1. When Q1 is on, it saturates and limits the current to approximately 5-mA collector current by design. When saturated, Q1 base current increases with input current. This base current is forced into the  $V_{DD}$  pin and into the device  $I_{DD}$  or the  $V_{DD}$  supply through R2 producing the current limiting effects shown in Figure 2. This internal limiting lasts only as long as the input voltage is below the  $V_{T}$  of Q2.

When the input voltage exceeds the negative supply voltage, normal operation is affected and output voltage states may not be correct. Also, the isolation between channels of multiple devices (duals and quads) can be severely affected. External current limiting must be used since this current is directly shunted by D1 and D2 and no internal limiting is achieved. If normal output voltage states are required, an external input voltage clamp is required (see Figure 4).



#### PRINCIPLES OF OPERATION

#### circuit-design considerations (continued)





Figure 2



i iguie o

Positive Voltage Input Current Limit:

$$R_{I} = \frac{V_{I} - V_{DD} - 0.3 V}{5 \text{ mA}}$$

Negative Voltage Input Current Limit :

$$R_{I} \; = \; \frac{- \; V_{I} - V_{DD} - (- \; 0.3 \; V)}{5 \; mA}$$

NOTE A: If the correct input state is required when the negative input exceeds GND, a Schottky clamp is required.

Figure 4. Typical Input Current-Limiting Configuration for a LinCMOS™ Comparator



#### PARAMETER MEASUREMENT INFORMATION

The TLC3702 contains a digital output stage which, if held in the linear region of the transfer curve, can cause damage to the device. Conventional operational amplifier/comparator testing incorporates the use of a servo loop which is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, we offer the following alternatives for measuring parameters such as input offset voltage, common-mode rejection, etc.

To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 5(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low.

A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed to provide greater accuracy, as shown in Figure 5(b) for the V<sub>ICR</sub> test. This slewing is done instead of changing the input voltages.

A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal, but opposite in polarity, to the input offset voltage, the output changes states.

Figure 6 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator in the linear region. The circuit consists of a switching mode servo loop in which IC1a generates a triangular waveform of approximately 20-mV amplitude. IC1b acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by IC1c through the voltage divider formed by R8 and R9. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage.

Voltage dividers R8 and R9 provide an increase in input offset voltage by a factor of 100 to make measurement easier. The values of R5, R7, R8, and R9 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be one percent or lower.

Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device.



Figure 5. Method for Verifying That Input Offset Voltage Is Within Specified Limits



#### PARAMETER MEASUREMENT INFORMATION



Figure 6. Circuit for Input Offset Voltage Measurement

Response time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Response time for the low-to-high-level output is measured from the leading edge of the input pulse, while response time for the high-to-low-level output is measured from the trailing edge of the input pulse. Response time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input as shown in Figure 7, so that the circuit is just at the transition point. A low signal, for example 105-mV overdrive, causes the output to change state.



#### PARAMETER MEASUREMENT INFORMATION





NOTE A:  $C_L$  includes probe and jig capacitance.

Figure 7. Response, Rise, and Fall Times Circuit and Voltage Waveforms



#### TYPICAL CHARACTERISTICS<sup>†</sup>

#### **Table of Graphs**

|                  |                                                 |                                                              | FIGURE         |
|------------------|-------------------------------------------------|--------------------------------------------------------------|----------------|
| V <sub>IO</sub>  | Input offset voltage                            | Distribution                                                 | 8              |
| I <sub>IB</sub>  | Input bias current                              | vs Free-air temperature                                      | 9              |
| CMRR             | Common-mode rejection ratio                     | vs Free-air temperature                                      | 10             |
| k <sub>SVR</sub> | Supply-voltage rejection ratio                  | vs Free-air temperature                                      | 11             |
| V <sub>OH</sub>  | High-level output current                       | vs Free-air temperature<br>vs High-level output current      | 12<br>13       |
| V <sub>OL</sub>  | Low-level output voltage                        | vs Low-level output current vs Free-air temperature          | 14<br>15       |
| t <sub>t</sub>   | Transition time                                 | vs Load capacitance                                          | 16             |
|                  | Supply current response                         | vs Time                                                      | 17             |
|                  | Low-to-high-level output response               | Low-to-high level output propagation delay time              | 18             |
|                  | High-to-low level output response               | High-to-low level output propagation delay time              | 19             |
| t <sub>PLH</sub> | Low-to-high level output propagation delay time | vs Supply voltage                                            | 20             |
| t <sub>PHL</sub> | High-to-low level output propagation delay time | vs Supply voltage                                            | 21             |
| I <sub>DD</sub>  | Supply current                                  | vs Frequency<br>vs Supply voltage<br>vs Free-air temperature | 22<br>23<br>24 |

## DISTRIBUTION OF INPUT OFFSET VOLTAGE



#### Figure 8

# INPUT BIAS CURRENT vs FREE-AIR TEMPERATURE



Figure 9

<sup>&</sup>lt;sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### TYPICAL CHARACTERISTICS†



**COMMON-MODE REJECTION RATIO** 



Figure 10

#### vs FREE-AIR TEMPERATURE 90 kSVR - Supply Voltage Rejection Ratio - dB V<sub>DD</sub> = 5 V to 10 V 88 86 84 82 80 78 76 74 72 70 0 25 50 75 100 125 -75 -50 T<sub>A</sub> - Free-Air Temperature - °C

**SUPPLY VOLTAGE REJECTION RATIO** 

Figure 11



Figure 12





Figure 13

<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



**LOW-LEVEL OUTPUT VOLTAGE** 

#### TYPICAL CHARACTERISTICS†



Figure 14



Figure 15



#### **SUPPLY CURRENT RESPONSE** TO AN OUTPUT VOLTAGE TRANSITION



Figure 17

<sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



#### TYPICAL CHARACTERISTICS

#### LOW-TO-HIGH-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES 5 Vo - Output Voltage - V 40 mV 20 mV 10 mV 5 mV 2 mV 0 100 Differential Input Voltage – mV $V_{DD} = 5 V$ $T_A = 25^{\circ}C$ 0 C<sub>L</sub> = 50 pF 0 2 3

Figure 18

t<sub>PLH</sub> - Low-to-High-Level Output

Response Time - µs

**LOW-TO-HIGH-LEVEL** 



HIGH-TO-LOW-LEVEL OUTPUT RESPONSE FOR VARIOUS INPUT OVERDRIVES



Figure 19

#### HIGH-TO-LOW-LEVEL OUTPUT RESPONSE TIME VS SUPPLY VOLTAGE



TEXAS INSTRUMENTS

#### TYPICAL CHARACTERISTICS†







Figure 24

<sup>&</sup>lt;sup>†</sup> Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.



The inputs should always remain within the supply rails in order to avoid forward biasing the diodes in the electrostatic discharge (ESD) protection structure. If either input exceeds this range, the device is not damaged as long as the input is limited to less than 5 mA. To maintain the expected output state, the inputs must remain within the common-mode range. For example, at  $25^{\circ}$ C with  $V_{DD} = 5$  V, both inputs must remain between -0.2 V and 4 V to ensure proper device operation.

To ensure reliable operation, the supply should be decoupled with a capacitor (0.1  $\mu$ F) that is positioned as close to the device as possible.

The TLC3702 has internal ESD-protection circuits that prevent functional failures at voltages up to 2000 V as tested under MIL-STD-883C, Method 3015.2; however, care should be exercised in handling these devices as exposure to ESD may result in the degradation of the device parametric performance.

**Table of Applications** 

|                                              | FIGURE |
|----------------------------------------------|--------|
| Pulse-width-modulated motor speed controller | 25     |
| Enhanced supply supervisor                   | 26     |
| Two-phase nonoverlapping clock generator     | 27     |
| Micropower switching regulator               | 28     |



NOTES: A. The recommended minimum capacitance is 10  $\mu$ F to eliminate common ground switching noise.

B. Adjust C1 for change in oscillator frequency.

Figure 25. Pulse-Width-Modulated Motor Speed Controller





NOTES: A.  $V_{(UNREG)} = 2.5 \frac{(R1 + R2)}{R2}$ 

B. The value of  $C_T$  determines the time delay of reset.

Figure 26. Enhanced Supply Supervisor



- B. Adjust R1 and R3 to change duty cycle
- C. Adjust R2 to change deadtime

Figure 27. Two-Phase Nonoverlapping Clock Generator





NOTES: A. Adjust C1 for a change in oscillator frequency

B. TLC271 - Tie pin 8 to pin 7 for low bias operation

C. SK9504 – VDS = 40 V IDS = 1 A

D. To achieve microampere current drive, the inductance of the circuit must be increased.

Figure 28. Micropower Switching Regulator



29-Apr-2016

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC3702CDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC3702CPSR  | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| TLC3702CPWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC3702IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC3702IPWR  | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLC3702MDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLC3702MDRG4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

29-Apr-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|
| TLC3702CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |
| TLC3702CPSR  | SO           | PS              | 8    | 2000 | 367.0       | 367.0      | 38.0        |  |  |
| TLC3702CPWR  | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |  |  |
| TLC3702IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |  |
| TLC3702IPWR  | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |  |  |
| TLC3702MDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |  |  |
| TLC3702MDRG4 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 38.0        |  |  |

#### FK (S-CQCC-N\*\*)

#### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004

#### D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.

## D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

#### PS (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

#### JG (R-GDIP-T8)

#### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T8

#### P (R-PDIP-T8)

#### PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.